

Article



# Implementation of Gate-All-Around Gate-Engineered Charge Plasma Nanowire FET-Based Common Source Amplifier

Sarabdeep Singh <sup>1</sup>, Leo Raj Solay <sup>2</sup>, Sunny Anand <sup>2</sup>, Naveen Kumar <sup>3</sup>,\*, Ravi Ranjan <sup>4</sup> and Amandeep Singh <sup>5</sup>

- Model Institute of Engineering and Technology, Jammu 181122, India; sarabdeep1611@gmail.com
   Department of Electronics and Communication Engineering Amity University Noida 201213. India
- <sup>2</sup> Department of Electronics and Communication Engineering, Amity University, Noida 201313, India; solayleoraj@gmail.com (L.R.S.); sunnyanand.42@gmail.com (S.A.)
- <sup>3</sup> Department of Electronics and Nanoscale Engineering, University of Glasgow, Glasgow G12 8QQ, UK
- <sup>4</sup> Dr. B. R. Ambedkar National Institute of Technology, Jalandhar 144008, India; ranjan.ravi80@gmail.com

National Institute of Technology, Srinagar 190006, India; amansingh@nitsri.ac.in

Correspondence: naveen.kumar@glasgow.ac.uk

5

Abstract: This paper examines the performance of a Gate-Engineered Gate-All-Around Charge Plasma Nanowire Field Effect Transistor (GAA-DMG-GS-CP NW-FET) and the implementation of a common source (CS) amplifier circuit. The proposed GAA-DMG-GS-CP NW-FET incorporates dual-material gate (DMG) and gate stack (GS) as gate engineering techniques and its analog/RF performance parameters are compared to those of the Gate-All-Around Single-Material Gate Charge Plasma Nanowire Field Effect Transistor (GAA-SMG-CP NW-FET) device. Both Gate-All-Around (GAA) devices are designed using the Silvaco TCAD tool. GAA structures have demonstrated good gate control because the gate holds the channel, which is an inherent advantage for both devices discussed herein. The charge plasma dopingless technique is used, in which the source and drain regions are formed using metal contacts and necessary work functions rather than doping. This dopingless technique eliminates the need for doping, reducing fluctuations caused by random dopants and lowering the device's thermal budget. Gate engineering techniques such as DMG and GS significantly improved the current characteristics which played a crucial role in obtaining maximum gain for circuit designs. The lookup table (LUT) approach is used in the implementation of the CS amplifier circuit with the proposed device. The transient response of the circuit is analyzed with both the device structures where the gain achieved for the CS amplifier circuit using the proposed GAA-DMG-GS-CP NW-FET is 15.06 dB. The superior performance showcased by the proposed GAA-DMG-GS-CP NW-FET device with analog, RF and circuit analysis proves its strong candidature for future nanoscale and low-power applications.

**Keywords:** charge plasma; single-material gate; dual-material channel; gate stacking; common source amplifier; nanowire FET

# 1. Introduction

With the rapid demand for increasing transistor counts upon integrated circuits (ICs), the scaling of the transistors has become crucial. With the decrease in the size of a transistor, we can accommodate a greater number of transistors, which facilitates a significant number of digital applications. Moore's law, which was envisioned by Gordon Moore in 1965, states that, for every two and half years, the transistors count in an IC becomes exponentially doubled, with the cost being a constant factor. By increasing the scaling factor in Silicon-based Metal Oxide Semiconductor Field Effect Transistor (MOSFET) devices, short channel effects (SCEs) such as leakage current, lower current ratio and decrease in on-state current raised a few serious concerns. Researchers and scientists have found a significant number of alternative devices which can withstand the SCEs faced after scaling to the maximum number. A great deal of attention has been achieved by Gate-All-Around Silicon Nanowire Metal Oxide Semiconductor Field Effect Transistors (GAA Si NW MOSFETs) for their



Citation: Singh, S.; Solay, L.R.; Anand, S.; Kumar, N.; Ranjan, R.; Singh, A. Implementation of Gate-All-Around Gate-Engineered Charge Plasma Nanowire FET-Based Common Source Amplifier. *Micromachines* **2023**, *14*, 1357. https://doi.org/10.3390/mi14071357

Academic Editors: Aiqun Liu, Sadia Ameen and Chengyuan Dong

Received: 10 March 2023 Revised: 27 June 2023 Accepted: 29 June 2023 Published: 30 June 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). outstanding capability of downscaling the devices [1–3]. The Gate-All-Around (GAA) structures immensely dominated the devices such as Ultrathin body Single Gate MOSFETs (UTB SG MOSFETs), Dual-Gate or Double-Gate FETs (DG FETs) and Fin-shaped FETs (FinFETs) which were solutions for short channel effects (SCEs) [4,5] and poor gate control while scaling the technology [6–8]. Unlike the previously mentioned devices, the GAA device structures provide excellent electrostatic control, increased packaging density and resistance to SCEs, shedding a scope for device scaling at the nanometer scale [9,10]. The researchers began investigating GAA nanowire FET devices from a fabrication perspective wherein high series resistance from the formation of sharp junctions between highly doped source/drain and partially doped channel regions raised serious concerns [11,12].

Dopingless and junctionless devices offer promising prospects in the field of semiconductor technology and offer potential advantages over traditional devices. These new devices eliminate the need for doping by leveraging electrostatic gating and electric field modulation [9]. By carefully considering some key parameters such as Debye length, device thickness and metal work functions, these devices can exhibit excellent performance and open new possibilities for future electronic applications. Debye length is important for the operation of dopingless and junctionless devices. It represents the extent to which the electric field in a semiconductor material is effectively shielded. To achieve the effective control and modulation of the carriers, a Debye length comparable to or less than the thickness of the device is required. This ensures that the gate voltage electric field can affect the entire channel region effectively. Therefore, selecting the right semiconductor material with the desired internal carrier concentration and dielectric properties is critical to achieving the desired Debye length for optimal device performance [11]. The reduced thickness of the device reduces the distance between the gate electrode and the channel, allowing for stronger coupling between the gate voltage and the carrier concentration. However, there is a trade-off between device thickness and channel resistance, as a thinner channel can result in higher resistance and higher power dissipation. Therefore, careful optimization is required to find a balance between electrostatic control and overall device performance. Choosing a metal with a work function that is well-matched to the energy levels of the semiconductor material is critical to minimizing energy barriers. This balancing ensures the efficient transport and modulation of the carrier, thereby increasing the efficiency of the device. In addition, the right metal gate design can alleviate issues such as Fermi-level pinning and contact resistance, further improving the overall characteristics of the device [13,14].

With extensive research in device modelling, junctionless nanowire FETs (JL NW FETs) without physical junctions were introduced as a solution to the high series problem in GAA devices. However, the need for doping to form source, channel and drain regions in JL NW FETs resulted in a reduction in carrier mobility due to the fluctuations caused by random dopants (RDFs) [13]. Heavy doping has become a serious issue as it degrades the device's performance. The issue raised by JL NW FETs can be addressed by a dopingless technique called charge plasma [14,15]. This dopingless concept has been applied to MOSFETs, Tunnel FETs (TFETs) and to GAA NW FETs [16]. The charge plasma dopingless technique eliminates the need for doping to create source and drain regions. Instead of doping, metals were placed and assigned a suitable work function to serve as source and drain metals. This technique not only solves the doping control issues, but also provides a low thermal budget, reduced SCEs and improved current characteristics [16]. By controlling the RDFs, charge plasma-based devices showcased better electrical characteristics than junctionless devices.

Gate engineering techniques are predominantly used to improve device characteristics. The rapid acceleration in the charge carriers in the channel can be increased by adding another gate to the existing gate, making it a dual-material gate (DMG) [17]. These two laterally contacting metals with different work functions give a boost to the drain current as the electric field along the channel becomes more uniform and the electrons near the source are accelerated more rapidly. As a result, the average electron velocity in the channel is increased. DMG structures, when compared to the single-material gate (SMG), offer better

transconductance and reduced SCEs. The scaling factor of the device is also hindered by a gate dielectric, silicon dioxide of less than 2 nm. This limit is due to quantum mechanical tunnelling. This scaling issue can be resolved by adding a high-k material upon the gate dielectric later, which is commonly known as the gate stack (GS) technique [18,19]. A significant number of studies have reported higher analog performance of using DMG and GS collectively. Thus, combining the charge plasma dopingless, DMG and GS techniques with GAA-SMG-CP NW-FET gives rise to a new device configuration, namely Gate-All-Around Dual Material Gate-Gate stack Charge Plasma Nanowire FET (GAA-DMG-GS-CP NW-FET).

The main aim of this paper is to propose and discuss the design aspects of the GAA-DMG-GS-CP NW-FET and to implement and investigate a common source (CS) amplifier circuit designed using GAA-DMG-GS-CP NW-FET and compared with a GAA-SMG-CP NW-FET device. Field effect transistors (FETs) are a good choice for designing digital ICs. Enormous groups in the past have worked on implementing SRAM circuits. In this work, the potential of the devices for implementation of CS amplifier circuits and their analysis for designing analog integrated circuits are investigated. Initially, the analog and RF analysis of the GAA-DMG-GS-CP NW-FET is carried out to analyze the effect caused by adding these gate-engineering techniques to the GAA CP NW FET device. Later, a CS amplifier circuit is implemented using the lookup table (LUT) approach using Verilog-A on both devices. The LUT-based Verilog model has been utilized by numerous research groups for carrying out circuit implementations. The LUT-based Verilog model used the transfer and capacitance characteristics of the device that are to be implemented [19,20]. The effect of added gate-engineering techniques in the circuits is discussed and the gain of the proposed GAA-DMG-GS-CP NW-FET is compared to its counterpart.

The rest of this paper is structured as follows: the proposed GAA-DMG-GS-CP NW-FET device's specifications and simulation parameters are discussed in Section 2. In Section 3, the results and discussion in accordance with the enhancement caused by adding gate-engineering techniques to the GAA-SMG-CP NW-FET device followed by the LUT approach for implementing the circuit and its analysis are presented. A fair conclusion is drawn from the results provided in the Section 4.

## 2. Device Structure and Simulation Parameters

The three-dimensional schematics of GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET are shown in Figure 1a,b, respectively. A cross-sectional view of device structures [21] is shown in Figure 2 as (a) GAA-SMG-CP NW-FET and (b) GAA-DMG-GS-CP NW-FET. Both the devices have the same silicon body thickness ( $t_{Si}$ ) of 10 nm, which is usually intrinsic in nature, the gate length ( $L_G$ ) of GAA-SMG-CP NW-FET is 20 nm as well as for the GAA-DMG-GS-CP NW-FET that uses DMG technique [22,23]; hence, the gate length  $L_{G1}$  and  $L_{G2}$  are considered as 10 nm each. The gate oxide thickness ( $t_{OX}$ ) is of 1 nm for GAA-SMG-CP NW-FET as well as for the GAA-DMG-GS-CP NW-FET which uses the gate stack technique; thus, the  $t_{OX} + t_{high-K}$  takes the advantage of the equivalent oxide thickness (EOT) of 1 nm. Silicon dioxide is the gate dielectric and hafnium oxide is the high-K material used for the implementation of the gate stack technique. Apart from the addition of gate-engineering techniques, the remaining parameters are taken equally for both devices.

The gate metal work function ( $\phi_G$ ) of GAA-SMG-CP NW-FET is taken as 4.63 eV (Niobium) as well as for the GAA-DMG-GS-CP NW-FET which has dual gates, while the work function of gate 1 ( $\phi_{G1}$ ) and ( $\phi_{G2}$ ) is 4.66 (Silver) and 4.16 (Tantalum), respectively. For a fair comparison, the work functions of the gate metals are set to have the same threshold voltage ( $V_T$ ) value at a drain voltage ( $V_D$ ) of 0.5 V. For the best possible outcomes, the work function differences of both the metals of GAA-DMG-GS-CP NW-FET are kept at 0.5 eV. The channel length ( $L_C$ ) is of 20 nm and, for both devices, GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET being nanowire structures, a radius of 5 nm is taken into consideration. The remaining parameters for both devices are collectively shown in Table 1.



**Figure 1.** Three-dimensional schematics of (**a**) GAA-SMG-CP NW-FET and (**b**) GAA-DMG-GS-CP NW-FET.



Figure 2. Cross-sectional view of (a) GAA-SMG-CP NW-FET and (b) GAA-DMG-GS-CP NW-FET.

For creating charge plasma-based device structures, the undoped intrinsic silicon body is induced with N+ source and drain regions. There are certain conditions to be followed for the generation of electron charge plasma, namely the work function of silicon ( $\phi_{Si}$ ) should be greater than the work functions of the source and drain regions and the substrate body length should be less than that of Debye length. To satisfy these conditions, one such possibility is that the work function of the source ( $\phi_S$ ) and drain ( $\phi_D$ ) regions be set to hafnium 3.9 eV and the silicon thickness be set as 10 nm for creating charge plasma-based nanowire FET devices. Both devices, GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET, have considered the same limitations, such as the use of the same work functions and thickness of the silicon body. Hafnium dioxide (HfO<sub>2</sub>) is considered a high-K material under the metal electrodes of the source and drain spacers. The simulation transfer curve calibrated with the experimental data [24] of nanowire FETs is shown in Figure 3. A clear idea in [25] gives the step-by-step process of the silicon nanowires' fabrication.

| Device Parameters                                     | GAA-SMG-CP NW-FET             | GAA-DMG-GS-CP NW-FET                 |                  |  |
|-------------------------------------------------------|-------------------------------|--------------------------------------|------------------|--|
| Channel length (L <sub>C</sub> )                      | 20 nm                         | 20 nm                                |                  |  |
| Nanowire radius (R)                                   | 5 nm                          | 5 nm                                 |                  |  |
| Gate length (L <sub>G</sub> )                         | 20                            | L <sub>G1</sub>                      | L <sub>G2</sub>  |  |
|                                                       | 20 nm –                       | 10 nm                                | 10 nm            |  |
| Gate metal work function $(\phi_G)$                   |                               | φ <sub>G1</sub>                      | φ <sub>G2</sub>  |  |
|                                                       | 4.63 ev -                     | 4.66 eV                              | 4.16 eV          |  |
| Gate oxide thickness (t <sub>OX</sub> )               | 1 nm -                        | t <sub>OX1</sub>                     | t <sub>OX2</sub> |  |
|                                                       |                               | 0.5 nm                               | 0.5 nm           |  |
| Gate oxide material                                   | SiO <sub>2</sub>              | SiO <sub>2</sub>                     | HfO <sub>2</sub> |  |
| Source/Drain length (L <sub>S</sub> /L <sub>D</sub> ) | 10 nm                         | 10 nm                                |                  |  |
| Source/Drain work function                            | 3.9 eV                        | 3.9 eV                               |                  |  |
| Thickness of silicon (t <sub>Si</sub> )               | 10 nm                         | 10 nm                                |                  |  |
| Doping                                                | $1	imes 10^{15}~{ m cm}^{-3}$ | $1 \times 10^{15} \mathrm{~cm}^{-3}$ |                  |  |
| Spacer length (L <sub>SP</sub> )                      | 10 nm                         | 10 nm                                |                  |  |
| Spacer material                                       | Hafnium                       | Hafnium                              |                  |  |

Table 1. Device specification and design parameters.





Simulations were carried out using the Silvaco Atlas TCAD device simulator [21]. Auger and SRH models are utilized for the minority charge carrier recombination model. Concentration-dependent mobility and high-field reduction mobility were used for mobility models. The Bohm quantum model is considered for quantum confinement effects.

### 3. Results and Discussion

As Figure 4a illustrates a graph between the drain current ( $I_{DS}$ ) and the gate voltage ( $V_{GS}$ ) of the GAA-DMG-GS-CPNW-FET and the GAA-SMG-CP NW-FET devices at  $V_{DS} = 1$  V. The GAA-DMG-GS-CP NW-FET device shows a higher ON-state current of  $3 \times 10^{-5}$  A/µm due to the addition of the DMG and GS techniques. Since the GS technique is employed in the GAA-DMG-GS-CP NW-FET device, it shows a low off-current compared to the GAA-SMG-CP NW-FET device.

Figure 4b shows the comparative linear output ( $I_{DS}$  versus  $V_{DS}$ ) characteristics plots of the GAA-SMG-CP NW-FET and the GAA-DMG-GS-CP NW-FET devices. The first curve corresponds to the ON-state current of GAA-DMG-GS-CP NW-FET at  $V_{GS} = 1$  V, which



is higher than GAA-SMG-CP NW-FET due to gate stacking and the dual-gate dielectric material on the gate side with a high band gap of 25 eV.

**Figure 4.** (a) I<sub>DS</sub> versus V<sub>GS</sub> characteristics and (b) I<sub>DS</sub> versus V<sub>DS</sub> (linear) output characteristics of GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET.

The use of a dual metal gate and gate stacking in a nanowire FET (field-effect transistor) can slightly decrease the subthreshold slope, which is a measure of how rapidly the device switches from the OFF-state to the ON-state. With dual metal gates and gate-stacking, it is possible to optimize surface potential to precisely control the threshold voltage and enhance the gate control efficiency. However, even with better channel control, the dual metal gate can affect the source and drain region via fringing fields across the gate stack and spacers. The gate–source coupling increases for the combination of gate-work functions which degraded the switching characteristics by a minimal value providing better ON-current as a trade-off [16].

Another significant parameter is transfer conductance or transconductance [16]. It is the electrical characteristic that is reciprocal to the trans-resistance, denoted by  $g_m$ , which relates the drain current to the change in input voltage at a constant drain voltage of 1 V.

$$g_{\rm m} = (\partial I_{\rm D})/(\partial V_{\rm GS}) \,|\, {\rm at} \, V_{\rm DS}, \, {\rm constant}$$
 (1)

Figure 5a shows the transconductance of the GAA-DMG-GS-CP NW-FET device in comparison to that of the GAA-SMG-CP NW-FET device. It is observed from the plot that  $g_m$  is higher for GAA-DMG-GS-CP NW-FET. High transconductance means the fastest transistor in terms of speed, which further makes the device a good choice for high-frequency applications. It can also be noticed from the plot that the transconductance attains its maximum value at a gate voltage of 0.5 V.



**Figure 5.** (a) Transconductance and (b) output conductance of GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET.

The output conductance [16],  $g_d$ , represents the change in output current caused by a small change in drain voltage with a constant gate voltage of 1 V.

$$g_d = (\partial I_{DS})/(\partial V_{DS}) | at V_{GS}, constant$$
 (2)

Output conductance is also called drain conductance. Figure 5b shows the output conductance plots of the GAA-SMG-CP NW-FET device and the GAA-DMG-GS-CP NW-FET device. GAA-DMG-GS-CP NW-FET delivers comparatively higher output conductance gain due to the high electron carrier mobility and output current characteristics. Figure 6a shows the comparative electric field plots of the GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET devices at  $V_{GS} = 1$  V and  $V_{DS} = 1$  V. GAA-DMG-GS-CP NW-FET shows a higher value of the electric field at the channel region, which indicates a higher drain current.



**Figure 6.** (a) Electric field and (b) potential of GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET.

The potential of GAA-DMG-GS-CP NW-FET shows enhanced values compared to GAA-SMG-CP NW-FET in Figure 6b, due to the use of the DMG technique, which indicates more passage of electrons through a potential barrier from the source to channel region. A stronger electric field indicates a high flow of drain current.

Figure 7a shows the plot of electron concentration at  $V_{GS} = V_{DS} = 1$  V. The GAA-DMG-GS-CP NW-FET device shows a higher electron concentration due to the high electron carrier mobility characteristics. Figure 7b shows the plot of hole concentration; the dotted line and solid line indicate the plot at the offset and onset state, respectively.



**Figure 7.** (a) Electron concentration (log scale) and (b) hole concentration (log scale) of GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET devices at onset state ( $V_{GS} = V_{DS} = 1 \text{ V}$ ) and offset state ( $V_{DS} = 1 \text{ V}$ ,  $V_{GS} = 0 \text{ V}$ ).

The GAA-DMG-GS-CP NW-FET device has the lowest minority charge carriers in both the source region and drain region at the offset state. The hole concentration is highest for GAA-SMG-CP NW-FET in both offset and onset states, as shown in Figure 7b.

Figure 8 shows the comparative energy diagrams of the GAA-SMG-CP NW-FET and the GAA-DMG-GS-CP NW-FET devices at the onset condition. When gate voltage crosses the threshold voltage value, these structures are in an onset state. This will lead to the flow of electrons across the junction and the rising of the current. The proposed device has shown higher current due to the alignment of both the valence band and conduction band of the intrinsic region to the drain region. The electrostatic behavior of the GAA-DMG-GS-CP NW-FET device with the gate-engineering techniques of DMG and GS regarding RF and analog parameters is discussed below. The sum of Cgs and Cgd capacitances indicate total gate capacitance. Thus, the total gate capacitance, Cgg is depicted as [16]

C

 $\perp C$ 

$$C_{gg} = C_{gs} + C_{gd} \tag{3}$$



Figure 8. The energy of GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET devices at  $V_{GS} = 1 V.$ 

These parasitic or intrinsic capacitances affect the switching performance of the device. Figure 9a,b show the plots of the capacitance from gate to source ( $C_{gs}$ ) and total gate capacitance ( $C_{gg}$ ), respectively, with respect to  $V_{GS}$ . It is clearly seen from both plots that GAA-DMG-GS-CP NW-FET possesses a maximum gate-to-source capacitance of  $2 \times 10^{-17}$ and a total gate capacitance of  $2.3 \times 10^{-17}$  at a V<sub>GS</sub> of 0.5 V.



Figure 9. (a) Gate-to-source capacitance and (b) total gate capacitance of GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET.

The computer-aided design tool, Smart Spice, has been used to design the lookup table (LUT) based Verilog-A model to carry out spice simulation of the common source circuit [18]. A lookup table is a customized table that uses the  $V_{DS}$ ,  $V_{GS}$ ,  $I_{DS}$ , and values of the FET device to generate this table in LUT form [20]. A total of three lookup tables are required, which can be extracted from the device simulations for  $I_{DS}$ ,  $C_{GS}$  and  $C_{GD}$ . These lookup tables are utilized in the Verilog-A code, which is in turn used in the spice code for carrying out the analysis of the FET-based common source amplifier circuit. Finally, for generating the output of the common source amplifier FET circuit, this spice file is loaded into Smart Spice, and the output waveform is in the Smart View [22,23].

An amplifier is a device used to increase the strength of a weak signal. Amplification is an essential function of an analog circuit. Figure 10 depicts the common-source amplifier circuit diagram with resistive load, which is designed using GAA-DMG-GS-CP NW-FET. A CS amplifier circuit is designed using a load resistance  $R_L$  of 1200 k $\Omega$ , a drain resistance  $R_D = 140 \text{ k}\Omega$  and a source resistance  $R_S = 10 \text{ k}\Omega$  with a drain capacitance  $C_D$  of 1 pF, which is used to remove the DC component from the output signal. The sine-wave input voltage applied at the gate terminal of the common source amplifier circuit is kept at 50 mV with a frequency of 1 MHZ.



Figure 10. Common source (CS) amplifier circuit diagram.

The gain for the common source (CS) amplifier circuit is expressed as

$$A_{\rm V} = -g_{\rm m} R_{\rm L}', R_{\rm L}' = R_{\rm D} || R_{\rm L}$$

where  $R_L'$  represents the parallel combination of the drain resistance and load resistance. From the above gain equation, it is concluded that the gain of a CS amplifier is dependent on the equivalent load resistance ( $R_L'$ ) and transconductance of the device. Here, the analysis and comparison of the transient response of the GAA-SMG-GS-CP NW-FET and GAA-DMG-GS-CP NW-FET CS amplifier circuits have been carried out. Furthermore, the transient analysis comparison of the proposed CS amplifier circuit is performed with that of amplifiers based on GAA-DMG-GS-CP NW-FET, MOSFET and Hetero dielectrictri material gate tunnel FET (HD-TMGTFET) by keeping a load resistance at 1000 K $\Omega$ . Comparisons will be carried out in terms of various important parameters such as gain, amplification factor, etc. An amplification factor is defined as the ratio of the output voltage to the input voltage. An amplification factor is known as gain when it is expressed in logarithmic dB units. These parameters can be written as [20]

Amplification factor 
$$= \frac{V_{out}}{V_{in}}$$
 (4)

$$Gain(dB) = 20log_{10} \frac{V_{out}}{V_{in}}$$
(5)

Figure 11a,b represent the variation in voltage and gain with respect to drain resistance, respectively, at a constant load value of 1200 k $\Omega$ . From both graphs, with an R<sub>D</sub> of 140 k $\Omega$ , the proposed CS amplifier circuit shows a higher voltage and gain value than the GAA-DMG-GS-CP NW-FET CS amplifier circuit. With this analysis, the R<sub>D</sub> value of 140 k $\Omega$  is chosen as the appropriate value for designing the proposed CS amplifier circuit.



**Figure 11.** (a) Voltage versus  $R_D$  plot and (b) gain versus  $R_D$  plot at constant  $R_L$  value of 1200 k $\Omega$  for GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET CS circuits.

The graphs of voltage with respect to  $R_L$  and gain with respect to  $R_L$  at a constant drain value of 140 k $\Omega$  are displayed in Figure 12a,b, respectively. Here, extensive analysis is conducted for selecting the appropriate values of  $R_D$  and  $R_L$ . The load resistance value is taken as 1200 k $\Omega$  for carrying out the transient analysis of GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET CS amplifier circuits.



**Figure 12.** (a) Voltage versus  $R_L$  plot and (b) gain versus  $R_L$  plot at constant  $R_D$  value of 140 k $\Omega$  for GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET CS circuits.

Figure 13 shows the transient analysis comparison plot of the GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET amplifiers at  $R_D = 140 \text{ k}\Omega$  and  $R_L = 1200 \text{ k}\Omega$ . The plot shows that the proposed device-based CS amplifier circuit exhibits a high amplification factor of up to 5.6 times within the frequency range from 1 MHz to 10 MHz. Similarly, the GAA-SMG-CP NW-FET-based CS amplifier attains a lesser amplification factor of 5.1 times as compared to the GAA-DMG-GS-CP NW-FET-based CS amplifier.



Figure 13. Transient analysis of GAA-DMG-GS-CP NW-FET with GAA-SMG-CP NW-FET commonsource circuit at  $R_L = 1200 \text{ k}\Omega$ .

Table 2 compares the performance of the proposed GAA-DMG-GS-CP NW-FET-based common-source amplifier circuit to that of the SMG-CP NW-FET CS circuit. The proposed GAA-DMG-GS-CP NW-FET common-source amplifier circuit provides a high amplification of 15.06 dB in terms of gain, whereas the GAA-SMG-CP NW-FET-based CS amplifier delivers 14.25 dB of gain due to the high on-drive current. The proposed GAA-DMG-GS-CP NW-FET and SMG-CP NW-FET exhibited excellent amplification factors. The gain has been increased with the help of gate-engineering techniques such as dual-material gate and gate stack added to the proposed device. Additionally, the charge plasma dopingless aided in reducing the random dopant fluctuations and thermal budgeting.

**Table 2.** Performance analysis of SMG CP GAA NWFET and DMG GS CP GAA NWFET-based CS amplifier circuits.

| CS Amplifier Circuit | R <sub>L</sub> | V <sub>OUT</sub> | GAIN (dB) |
|----------------------|----------------|------------------|-----------|
| SMG-CP-GAA NW-FET    | 1200 kΩ        | 0.258 V          | 14.25     |
| GAA-DMG-GS-CP NW-FET | 1200 kΩ        | 0.283 V          | 15.06     |

Figure 14 shows the transient analysis comparison of the proposed CS amplifier circuit with that of amplifiers based on GAA-SMG-GS-CP NW-FET, MOSFET [23] and HD-TMGTFET [23] CS circuits. Here, the load resistance value is kept at 1000 k $\Omega$ . The transient analysis comparison result shows that the proposed CS amplifier-based circuit exhibits a high amplification factor of up to 5.02 times within the frequency range from 1 MHz to 10 MHz. The gain of the GAA-SMG-CP NW-FET, MOSFET [23] and HD-TMGTFET [23]-based CS amplifier circuits is 13.40 dB, 9.18 dB and 3.40 dB, respectively, while the proposed circuit has shown a better gain of 14.01 dB. Table 3 shows the performance comparison of the proposed common-source amplifier circuit in terms of output voltage, gain and amplification factor with GAA-SMG-CP NW-FET, MOSFET [23] and HD-TMGTFET [23]-based CS circuits. The devices GAA-SMG-GS-CP NW-FET and the proposed GAA-DMG-GS-CP NW-FET, as gate-all-around structures, have good gate controllability of the channel, which in turn reduces the short-channel effects and gives the better on-current and current ratios, which is the prime reason for achieving better gain when compared to the other devices.

The comparative analysis with that of the proposed CS amplifier circuit GAA-DMG-GS-CP NW-FET gives a better outcome in terms of output voltage and gain when compared with GAA-SMG-CP NW-FET, MOSFET [23] and HD-TMGTFET [23]-based amplifier circuits. Hence, the GAA-DMG-GS-CP NW-FET device-based CS amplifier circuit can be used for designing amplifiers, which is one of the most crucial building blocks of analog ICs.



**Figure 14.** Transient analysis of GAA-DMG-GS-CP NW-FET with GAA-SMG-CP NW-FET, MOS-FET [23] and HD-TMG TFET [23] common-source circuits at  $R_L = 1000 \text{ k}\Omega$ .

| CS Amplifier Circuit | R <sub>L</sub> | V <sub>OUT</sub> | Amplification Factor | GAIN (dB) |
|----------------------|----------------|------------------|----------------------|-----------|
| GAA-DMG-GS-CP NW-FET | 1000 kΩ        | 0.251 V          | 5.02 times           | 14.01 dB  |
| GAA-SMG-CP NW-FET    | 1000 kΩ        | 0.234 V          | 4.68 times           | 13.40 dB  |
| HD-TMGTFET [23]      | 1000 kΩ        | 0.144 V          | 2.89 times           | 9.18 dB   |
| MOSFET [23]          | 1000 kΩ        | 0.074 V          | 1.48 times           | 3.40 dB   |

Table 3. Performance parameters for various CS amplifier circuits.

#### 4. Conclusions

This paper proposes the design of a common-source (CS) amplifier circuit using gateengineering techniques such as dual-material gate and gate stacking upon a gate-all-around nanowire FET structure, GAA-DMG-GS-CP NW-FET. These gate-engineering techniques improve the device characteristics, which aids in improving the circuit behavior. Gate-allaround structures are well known for their good gate controllability over the channel due to their gate-surrounding architectures. The charge plasma dopingless techniques not only reduce the random dopant fluctuations but also reduce the thermal budget. In comparison to the single-material gate, the GAA-SMG-CP NW-FET structure, the analysis of the transfer characteristics shows that the proposed GAA-DMG-GS-CP NW-FET device performs better in terms of ON-state current, at  $3 \times 10^{-5}$  A/ $\mu$ m, and of lowest Off-state current, at  $10^{-13}$  A/ $\mu$ m. The LUT-based Verilog model is used for circuit implementation. The transient response of the CS amplifier circuit implemented using GAA-SMG-CP NW-FET and GAA-DMG-GS-CP NW-FET shows outstanding characteristics with gains of 14.25 dB and 15.03 dB, respectively, at  $R_D = 140 \text{ k}\Omega$  and  $R_L = 1200 \text{ k}\Omega$ . The proposed GAA-DMG-GS-CP NW-FET device-based common-source amplifier gain attribute is compared with other device-based CS amplifier circuits, which proved its promising candidature for designing future nanoscale high-amplification circuits.

Author Contributions: Conceptualization S.S., L.R.S., S.A., N.K., R.R. and A.S.; methodology S.S., L.R.S., S.A., N.K., R.R. and A.S.; software, S.S., L.R.S., S.A., N.K., R.R. and A.S.; validation, S.S., L.R.S., S.A., N.K., R.R. and A.S.; investigation, S.S., L.R.S., S.A., N.K., R.R. and A.S.; investigation, S.S., L.R.S., S.A., N.K., R.R. and A.S.; investigation, S.S., L.R.S., S.A., N.K., R.R. and A.S.; data curation, S.S., L.R.S., S.A., N.K., R.R. and A.S.; data curation, S.S., L.R.S., S.A., N.K., R.R. and A.S.; writing—original draft preparation, S.S., L.R.S., S.A., N.K., R.R. and A.S.; writing—review and editing, S.S., L.R.S., S.A., N.K., R.R. and A.S.; visualization, S.S., L.R.S., S.A., N.K., R.R. and A.S.; supervision, S.S., L.R.S., S.A., N.K., R.R. and A.S.; visualization, S.S., L.R.S., S.A., N.K., R.R. and A.S.; supervision, S.S., S.A., N.K., R.R. and A.S.; project administration, S.S., L.R.S., S.A., N.K., R.R. and A.S.; funding acquisition, S.A. and A.S. All authors have read and agreed to the published version of the manuscript.

Funding: This research received no external funding.

Data Availability Statement: Data will be provided upon reasonable request.

**Conflicts of Interest:** The authors declare no conflict of interest.

#### References

- 1. Hartmann, J.M.; Bertin, F.; Rolland, G.; Laugier, F.; Séméria, M.N. Selective epitaxial growth of Si and SiGe for metal oxide semiconductor transistors. *J. Cryst. Growth* 2003, 259, 419–427. [CrossRef]
- Kim, Y.-B. Challenges for nanoscale MOSFETs and emerging nanoelectronics. *Trans. Electr. Electron. Mater.* 2010, 11, 93–105. [CrossRef]
- 3. Mack, C.A. Fifty years of Moore's law. IEEE Trans. Semicond. Manuf. 2011, 24, 202–207. [CrossRef]
- 4. Xie, Q.; Lee, C.J.; Xu, J.; Wann, C.; Sun, J.Y.; Taur, Y. Comprehensive analysis of short-channel effects in ultrathin SOI MOSFETs. *IEEE Trans. Electron Devices* **2013**, *60*, 1814–1819. [CrossRef]
- 5. Iwai, H. Future of nano CMOS technology. Solid-State Electron. 2015, 112, 56–67. [CrossRef]
- 6. Cao, W.; Kang, J.; Sarkar, D.; Liu, W.; Banerjee, K. 2D semiconductor FETs—Projections and design for sub-10 nm VLSI. *IEEE Trans. Electron Devices* **2015**, *62*, 3459–3469. [CrossRef]
- Aditya, M.; Rao, K.S. Design and performance analysis of advanced MOSFET structures. *Trans. Electr. Electron. Mater.* 2022, 23, 219–227. [CrossRef]
- Li, Y.; Chou, H.M. A comparative study of electrical characteristic on sub-10-nm double-gate MOSFETs. *IEEE Trans. Nanotechnol.* 2005, 4, 645–647. [CrossRef]
- 9. Nagy, D.; Indalecio, G.; Garcia-Loureiro, A.J.; Elmessary, M.A.; Kalna, K.; Seoane, N. FinFET versus gate-all-around nanowire FET: Performance, scaling, and variability. *IEEE J. Electron Devices Soc.* **2018**, *6*, 332–340. [CrossRef]
- Sacchetto, D.; Ben-Jamaa, M.H.; De Micheli, G.; Leblebici, Y. Fabrication and characterization of vertically stacked gate-all-around Si nanowire FET arrays. In Proceedings of the 2009 European Solid State Device Research Conference, Bordeaux, France, 17–21 September 2009; pp. 245–248.
- Chen, X.; Tan, C.M. Modeling and analysis of gate-all-around silicon nanowire FET. *Microelectron. Reliab.* 2014, 54, 1103–1108. [CrossRef]
- 12. Verhulst, A.S.; Sorée, B.; Leonelli, D.; Vandenberghe, W.G.; Groeseneken, G. Modeling the single-gate, double-gate, and gate-allaround tunnel field-effect transistor. J. Appl. Phys. 2010, 107, 024518. [CrossRef]
- 13. Singh, S.; Raman, A. Design of dopingless GaN nanowire FET with Low 'Q'for high switching and RF applications. *Silicon* **2022**, 14, 1297–1307. [CrossRef]
- Solay, L.R.; Amin, S.I.; Kumar, P.; Anand, S. Enhancing the design and performance of a gate-all-around (GAA) charge plasma nanowire field-effect transistor with the help of the negative-capacitance technique. *J. Comput. Electron.* 2021, 20, 2350–2359. [CrossRef]
- 15. Solay, L.R.; Kumar, N.; Amin, S.I.; Kumar, P.; Anand, S. Design and performance analysis of gate-all-around negative capacitance dopingless nanowire tunnel field effect transistor. *Semicond. Sci. Technol.* **2022**, *37*, 115001. [CrossRef]
- 16. Singh, S.; Raman, A. Gate-all-around charge plasma-based dual material gate-stack nanowire FET for enhanced analog performance. *IEEE Trans. Electron Devices* 2018, 65, 3026–3032. [CrossRef]
- 17. Singh, S.; Raman, A. Charge-plasma based cylindrical nanowire FET for low-noise and high sensing. *ECS J. Solid State Sci. Technol.* **2021**, *10*, 021003. [CrossRef]
- Bhardwaj, A.; Solay, L.R.; Kumar, N.; Amin, S.I.; Singh, A.; Raj, B.; Kumar, P.; Anand, S. Doping-less TFET Based Common Source Amplifier Implementation and Behaviour Analysis Under Symmetric and Asymmetric Conditions. *Silicon* 2022, 14, 12251–12260. [CrossRef]
- 19. Amin, S.I.; Sarin, R.K. Charge-plasma based dual-material and gate-stacked architecture of junctionless transistor for enhanced analog performance. *Superlattices Microstruct.* **2015**, *88*, 582–590. [CrossRef]
- 20. Solay, L.R.; Kumar, P.; Amin, S.I.; Anand, S. Investigation of Common Source Amplifier Circuit using Gate Stack-Based GAA Dopingless Nanowire Field Effect Transistor. *ECS J. Solid State Sci. Technol.* **2022**, *11*, 083012. [CrossRef]
- 21. ATLAS Device Simulation Software. Available online: https://silvaco.com/tcad/ (accessed on 9 March 2023).

- 22. Kaur, H.; Sarin, R.K.; Anand, S.; Amin, S.I. 6-T and 7-T SRAM cell design using doping-less charge plasma TFET. *Silicon* 2021, *13*, 4091–4100. [CrossRef]
- 23. Dutta, U.; Soni, M.K.; Pattanaik, M. Simulation study of hetero dielectric tri material gate tunnel FET based common source amplifier circuit. *AEU-Int. J. Electron. Commun.* 2019, 99, 258–263. [CrossRef]
- 24. Fan, J.; Li, M.; Xu, X.; Yang, Y.; Xuan, H.; Huang, R. Insight into Gate-Induced Drain Leakage in Silicon Nanowire Transistors. *IEEE Trans. Electron Devices* **2015**, *62*, 213–219.
- Fan, J.; Li, M.; Xu, X.; Huang, R. New observation on gate-induced drain leakage in Silicon nanowire transistors with Epi-Free CMOS compatible technology on SOI substrate. In Proceedings of the 2013 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), Monterey, CA, USA, 7–10 October 2013; pp. 1–2.

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.