RESEARCH ARTICLE | JUNE 13 2023

# Unintentional p-type conductivity in intrinsic Ge-rich SiGe/Ge heterostructures grown on Si(001) ⊘

H. Tetzner 🖾 💿 ; W. Seifert; O. Skibitzki 💿 ; Y. Yamamoto 💿 ; M. Lisker; M. M. Mirza; I. A. Fischer 💿 ; D. J. Paul 💿 ; Monia De Seta 💿 ; G. Capellini 💿

Check for updates

Appl. Phys. Lett. 122, 243503 (2023) https://doi.org/10.1063/5.0152962



**CrossMark** 

# Downloaded from http://pubs.aip.org/aip/apl/article-pdf/doi/10.1063/5.0152962/17997577/243503\_1\_5.0152962.pdf

## D QBLOX

**Superconducting Qubits** 

**NV-Centers Spin Qubits** 



AIP Publishing

# Unintentional p-type conductivity in intrinsic Ge-rich SiGe/Ge heterostructures grown on Si(001)

Cite as: Appl. Phys. Lett. **122**, 243503 (2023); doi: 10.1063/5.0152962 Submitted: 3 April 2023 · Accepted: 31 May 2023 · Published Online: 13 June 2023



H. Tetzner,<sup>1,a)</sup> D W. Seifert,<sup>1</sup> O. Skibitzki,<sup>1</sup> D Y. Yamamoto,<sup>1</sup> D M. Lisker,<sup>1</sup> M. M. Mirza,<sup>2</sup> I. A. Fischer,<sup>3</sup> D J. J. Paul,<sup>2</sup> Monia De Seta,<sup>4</sup> D and C. Capellini<sup>1,4</sup>

### AFFILIATIONS

<sup>1</sup>IHP-Leibniz-Institut für Innovative Mikroelektronik, Im Technologiepark 25, 15236 Frankfurt (Oder), Germany

<sup>2</sup>James Watt School of Engineering, University of Glasgow, Rankine Building, Oakfield Avenue, Glasgow G12 8LT, United Kingdom <sup>3</sup>Experimentalphysik und Funktionale Materialien, BTU Cottbus-Senftenberg, Erich-Weinert-Straße 1, 03046 Cottbus, Germany <sup>4</sup>Dipartimento di Scienze, Università Roma Tre, Viale G. Marconi 446 Roma 00146, Italy

<sup>a)</sup>Author to whom correspondence should be addressed: tetzner@ihp-microelectronics.com

### ABSTRACT

In this work, we investigate the effective background charge density in intrinsic  $Si_{0.06}Ge_{0.94}/Ge$  plastically relaxed heterostructures deposited on Si(001). Hall effect measurements and capacitance–voltage profiling reveal a p-type conductivity in the nominally intrinsic layer with a hole concentration in the mid  $10^{15}$  cm<sup>-3</sup> range at temperatures between 50 and 200 K. In view of the carrier freeze out that we observe below 50 K, we attribute the origin of these carriers to the ionization of shallow acceptor-like defect states above the valence band. In addition, one dominant hole trap located at mid-gap position is found by deep level transient spectroscopy. Carrier trapping kinetics measurements can be interpreted as due to a combination of point defects, likely trapped in the strain field of extended defects, i.e., the threading dislocation.

© 2023 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution (CC BY) license (http:// creativecommons.org/licenses/by/4.0/). https://doi.org/10.1063/5.0152962

Ge-rich silicon-germanium (SiGe) heterostructures are promising candidates for a variety of optoelectronic and photonic applications.<sup>1</sup> The possibility to manufacture those using silicon (Si) CMOS-compatible materials and processes is an outstanding advantage. However, the large lattice and thermal mismatch between the Si substrate and Ge (4.2%) requires a careful strain management during the epitaxial growth.<sup>2,3</sup>

As an example, the n-type Ge/SiGe material system has been proposed as a potential candidate for the realization of a THz quantum cascade laser working at room temperature.<sup>4–8</sup> According to Ref. 9, these structures are extremely challenging to grow since the strain balancing conditions for the realization of the several  $\mu$ m-thick active layer have to be carefully controlled.<sup>10,11</sup> In addition to the effect of the lattice strain on the band alignment of the complex quantum cascade structures, the plastic relaxation via the insertion of extended defects in the reverse graded SiGe virtual substrate (RGVS) plays a major role in the device charge profile, which, in turn, strongly impacts its functioning.

It has often been observed that the existence of extended defects, such as misfit dislocations (MDs) and threading dislocations (TDs), generates an electrical charge background that can superimpose with the intentional doping in the device design, inducing a compensation or increase in the active carrier concentration.<sup>8</sup> Therefore, the actual background carrier concentration needs to be carefully evaluated in order to counteract this problem during fabrication and to correctly describe the device electrical landscape in simulations.<sup>8,10</sup>

Unfortunately, little is known about the background doping of intrinsic Ge-based heterostructures in the literature.<sup>12–15</sup> Although an initial p-type conduction or a transition from n-type to p-type conductivity is reported in plastically deformed Ge crystals,<sup>12</sup> Ge-rich SiGe-on-insulator structures,<sup>14</sup> Si<sub>0.7</sub>Ge<sub>0.3</sub>/Si heterostructures,<sup>13</sup> and GeSn films grown on Ge substrates,<sup>15</sup> its cause has still not been fully clarified yet. Generally, such p-type conduction is attributed to acceptor-like defect states introduced during plastic deformation and/ or strain relaxation.<sup>12–14</sup>

To contribute shedding light on this issue, in this work, we comprehensively studied the active carrier concentration in as-grown intrinsic  $Si_{0.06}Ge_{0.94}/Ge/Si$  heterostructures. We have investigated this particular composition of the SiGe RGVS since it is of interest for the integration of strained-balanced n-Ge/SiGe superlattices on Si.<sup>16</sup> The heterostructure has been investigated by means of three complementary characterization techniques: Hall effect measurements have been

pubs.aip.org/aip/apl

employed to investigate the transport dynamics due to the defectoriginated doping, while capacitance–voltage (C–V) profiling and deep level transient spectroscopy (DLTS) have been employed to investigate the charge distribution and the capture/release dynamics, respectively.

The Si<sub>0.06</sub>Ge<sub>0.94</sub>/Ge heterostructures were grown on 200 mm Si(001) substrates by reduced pressure chemical vapor deposition (RP-CVD) using an industry-grade ASM Epsilon 2000 reactor at a pressure of 80 Torr. The Ge buffer growth comprises a Ge seed layer of 100 nm thickness grown at 350 °C using a germane-nitrogen gas mixture followed by a fully relaxed Ge layer of 1.2  $\mu$ m at a temperature of 550 °C. Subsequently, the intrinsic Si<sub>0.06</sub>Ge<sub>0.94</sub> layer was deposited at 550 °C using silane and germane as reactant gases. Further details on the growth procedure can be found in Ref. 16. The Si<sub>0.06</sub>Ge<sub>0.94</sub> epilayers feature a threading dislocation density (TDD) of 2 × 10<sup>7</sup> cm<sup>-2</sup> measured by Secco etch pit count.<sup>16</sup>

We have realized three samples (see Fig. 1). In the two samples, dedicated to Hall measurements, 1.2 and 2  $\mu m$  thick Si\_{0.06}Ge\_{0.94} epilayers were grown on a VS featuring 200 nm thick n-doped layers (1  $\times$  10<sup>17</sup> cm<sup>-3</sup>) of Si and Ge, which were introduced by phosphine co-doping during the growth on top of the Si substrate and the Ge buffer, respectively. As discussed in the following, these layers allow us to electrically separate the virtual substrate from the intrinsic Si\_{0.06}Ge\_{0.94} epilayer of interest for this study. To avoid auto-doping in the subsequent intrinsic epilayers, the wafer is unloaded from the RP-CVD reactor, which undergoes a wet cleaning process. The other sample, dedicated to C-V measurements, is made of an intrinsic 1.5  $\mu m$  thick Si\_{0.06}Ge\_{0.94} layer grown on an intrinsic VS.

Hall bars were fabricated on the Si<sub>0.06</sub>Ge<sub>0.94</sub>/Ge heterostructures as schematically shown in Fig. 1(a). The six-terminal bars, 100  $\mu$ m wide and 1000  $\mu$ m long, were fabricated by aluminum (Al) deposition followed by a contact annealing step using rapid thermal processing (RTP) at 350 °C for 30 s. Subsequently, the surrounding Si<sub>0.06</sub>Ge<sub>0.94</sub> material was etched by inductively coupled plasma (ICP) mesa-etching.<sup>17</sup> Hall effect measurements were performed with a Lakeshore 7700A series Hall system in a temperature range between 20 and 300 K and a maximum magnetic field of 1.5 T.

Metal-oxide-semiconductor (MOS) capacitors were fabricated by depositing a 60 nm-thick silicon dioxide (SiO<sub>2</sub>) layer on top of the heterostructures by high density plasma-CVD at 300 °C using an Applied Materials Centura cluster tool [see Fig. 1(b)]. The oxide thickness was selected to serve as an effective barrier for possible leakage currents through the SiO<sub>2</sub>. As a gate contact, a 500 nm thick Al layer was sputtered at 2 kW on top of the gate dielectric. The wafer backside Ohmic

contacts were formed by an indium-gallium (InGa) eutectic. The use of a low resistivity Si substrate ( $\rho=0.008-0.012~\Omega$  cm) allows to minimize the series resistance  $R_S$  in the MOS structure.

Capacitance–voltage (C–V) and deep-level-transient spectroscopy (DLTS) measurements were performed at temperatures ranging from 50 to 300 K in a Janis closed-cycled helium cryostat connected with a PhysTech FT 1230 system working at 1 MHz test frequency on diodes having an area of  $8.2 \times 10^{-3}$  cm<sup>2</sup>. The MOS devices were measured from top to bottom as indicated in Fig. 1(b). In all measurements, the voltage was applied to the top gate contact.

In Fig. 2, we show the temperature dependent carrier density and carrier mobility extracted from Hall measurements for both investigated samples, featuring Si<sub>0.06</sub>Ge<sub>0.94</sub> layer thicknesses of 1.2 and 2.0  $\mu$ m. A sheet hole density ranging between  $5 \times 10^{11}$  and  $1 \times 10^{12}$  cm<sup>-2</sup> is observed for both samples in the temperature range of 50–250 K. Such residual p-type conductivity is in line with previously observed results on similar Ge-rich SiGe layers<sup>13,14</sup> as well as in GeSn films grown on Ge substrates<sup>15,18</sup> and plastically deformed Ge bulk materials.<sup>12</sup>

The drop in sheet carrier density below 50 K [see Fig. 2(a)] is associated with the freeze out of charge carriers in the heterostructure. A carrier freeze out at this temperature points toward the existence of shallow acceptor levels above the valence band edge that could be responsible for the observed p-type conductivity. In consequence of the hetero-integration on Si and the absence of any dopants, the included TDs can be a reasonable source of the shallow acceptor-like defect states. As reported in the literature, as-grown dislocations and dislocation networks introduced by plastic deformation are assigned to shallow one dimensional energy bands split off from the valence and conduction band in bulk Ge.<sup>19-21</sup> Above 250 K, the carrier density is dominated by the contribution of electrons in the n-doped Ge layer [see Fig. 1(a)] indicated by the change in sign of the Hall voltage and, consequently, of the Hall coefficient. Their contribution to the transport is probably caused by leakage in the p-n junction underneath induced by TDs.<sup>2</sup>

Possible explanations for the slight difference observed in the sheet carrier density of the two measured samples are either a remaining contribution from the VS underneath or a non-uniform carrier distribution depending on the thickness of the intrinsic Si<sub>0.06</sub>Ge<sub>0.94</sub> film. To isolate the contribution of the intrinsic Si<sub>0.06</sub>Ge<sub>0.94</sub> layer by excluding the regions closer to the relaxed SiGe/Ge heterojunction, we assume that the thicker 2.0  $\mu$ m i-Si<sub>0.06</sub>Ge<sub>0.94</sub> behaves as the linear combination of the 1.2  $\mu$ m thick sample plus an additional 0.8  $\mu$ m of i-Si<sub>0.06</sub>Ge<sub>0.94</sub> material. By taking into account the difference in thickness t = 0.8  $\mu$ m of the probed region and the difference in sheet carrier



**FIG. 1.** Sketch of the fabricated (a) Hall bar devices and (b) MOS capacitors.

pubs.aip.org/aip/apl



FIG. 2. Temperature dependent (a) sheet carrier density measured by Hall for 1.2 and 2.0  $\mu$ m thick Si<sub>0.06</sub>Ge<sub>0.94</sub> layers, (b) the difference in sheet carrier density and corresponding hole concentration, and (c) Hall mobility of both samples.

density N<sub>S</sub> measured between the two samples, we can evaluate the average hole density for the upper 0.8  $\mu$ m of the 2.0  $\mu$ m thick i-Si<sub>0.06</sub>Ge<sub>0.94</sub> sample through the relationship  $N_S = \frac{N}{t}$ . We obtain a hole density of N ~ 4 × 10<sup>15</sup> cm<sup>-3</sup> in the whole temperature range considered [Fig. 2(b)].

Independently of the slight difference in carrier density, we notice a similar Hall mobility ranging between 2000 and  $4000 \text{ cm}^2/\text{V} \text{ s}$  in both samples in the considered temperature regime [Fig. 2(c)].

We now discuss the results of the C–V analysis. By probing MOS capacitors, we are able to investigate the charge distribution profile along the growth direction of the  $Si_{0.06}Ge_{0.94}$ /Ge/Si heterostructure.

Measured C–V curves in Fig. 3(a) feature an oxide capacitance  $C_{ox} = 470 \text{ pF}$  that corresponds to an oxide thickness  $d_{ox}$  of 60.25 nm estimated by  $d_{ox} = \epsilon_0 \epsilon_r A / C_{ox}$ , where A is the gate area,  $\epsilon_0$  is the vacuum, and  $\epsilon_r$  is the relative permittivity of the SiO<sub>2</sub> ( $\epsilon_r = 3.9$ ). The estimated  $d_{ox}$  is in very good agreement with the targeted thickness of 60 nm during fabrication. The accumulation observed at negative gate voltages implies a p-type conductivity of the intrinsic Si<sub>0.06</sub>Ge<sub>0.94</sub> layer, in agreement with the results obtained by Hall effect measurements.

In order to ensure the deep depletion condition in the MOS capacitors during the C–V measurements, a pulse capacitance is measured instead of a high-frequency capacitance.<sup>23</sup> Here, at each measurement point, the MOS capacitor is first held in accumulation and then pulsed to the certain reverse bias values for 100  $\mu$ s to measure the deep depletion capacitance. However, the signal shoulder observed in the C–V characteristic for V > 10 V at T > 200 K [Fig. 3(a)] evidences a deviation from the deep depletion condition. Minority carriers have

had enough time to be generated inside the Si<sub>0.06</sub>Ge<sub>0.94</sub>/Ge heterostructure within the voltage pulses at elevated temperatures but are suppressed at lower temperatures since the time constant of minority carrier emission increases with decreasing temperature.<sup>23–25</sup> Consequently, we limit ourselves to evaluate the carrier concentration in the 50–200 K temperature range.

In Fig. 3(b), we show the potential-dependent depletion width  $x_d = \varepsilon_0 \varepsilon_r A/C_{sc}$ , where  $C_{SC}$  is the semiconductor capacitance and  $\varepsilon_r = 15.93$  is the relative permittivity for the Si<sub>0.06</sub>Ge<sub>0.94</sub> layer estimated by using the Vegard's law. Here, the information depth extends from the oxide-semiconductor interface into the Si<sub>0.06</sub>Ge<sub>0.94</sub>/Ge heterostructure. Hence, we can provide information on residual carrier concentrations through the entire Si<sub>0.06</sub>Ge<sub>0.94</sub> layer and in the first 0.5  $\mu$ m of the Ge buffer by applying a maximum reverse bias of 20 V.

The carrier density profiles at temperatures below 200 K are calculated from the slope of a  $1/C^2$ -V plot.^{23} Here, the depletion dependent majority carrier concentration  $N(x_d)$  of the MOS capacitor is estimated by

$$N(x_d) = \frac{2}{q\varepsilon_0 \varepsilon_S A^2 d(1/C2)/dV} \tag{1}$$

where q is the elemental charge. The corresponding temperature dependent majority carrier densities as a function of depletion width are shown in Fig. 4(a). The increase in carrier concentration at the top surface region (0 <  $x_d$  < 300 nm) will be neglected based on the Debye length limitation, resulting in errors in pulsed capacitance



FIG. 3. (a) Temperature dependent pulse C–V characteristics and (b) corresponding information depth depending on the applied potential.

Appl. Phys. Lett. **122**, 243503 (2023); doi: 10.1063/5.0152962 © Author(s) 2023



FIG. 4. Temperature dependent (a) effective carrier concentration profile in the  $\rm Si_{0.06}Ge_{0.94}/Ge$  heterostructure and (b) majority carrier density in the  $\rm Si_{0.06}Ge_{0.94}$  layer.

doping density determinations in MOS capacitors.<sup>23</sup> However, from Eq. (1), we can extract a majority carrier density in the nominal intrinsic Si<sub>0.06</sub>Ge<sub>0.94</sub> of ~5 × 10<sup>15</sup> cm<sup>-3</sup>. This value is in very good agreement with the average hole density of ~4.2 × 10<sup>15</sup> cm<sup>-3</sup> derived by Hall effect measurements. Again, we observe an almost constant (5–6 × 10<sup>15</sup> cm<sup>-3</sup>) carrier density in the Si<sub>0.06</sub>Ge<sub>0.94</sub> layer in a temperature regime between 50 and 200 K as shown in Fig. 4(b), suggesting a full occupation of acceptor-like states. For T < 100 K, it becomes possible to additionally extend the space charge region into the equally intrinsic Ge buffer layer. Here, the carrier concentration decreases down to 1 × 10<sup>15</sup> cm<sup>-3</sup> after overcoming the defective Si<sub>0.06</sub>Ge<sub>0.94</sub>/Ge heterointerface at a depth of 1.5  $\mu$ m.

Additionally, we probe the defect states inside the  $Si_{0.04}$ Ge\_{0.96/Ge} heterostructure by DLTS that can also contribute to the observed p-type conductivity.<sup>26</sup>

In this study, a reverse voltage  $V_R = 20$  V and a filling pulse voltage  $V_P = 0$  V were applied at the gate to drive the MOS capacitor from depletion into accumulation for a duration of  $t_p = 100 \ \mu$ s. As already commented, for this bias condition, the space charge region extends from the oxide interface up to a maximum of 2  $\mu$ m into the Si<sub>0.04</sub>Ge<sub>0.96</sub>/Ge heterostack [see Fig. 3(b)]. The capacitance transient was recorded with a period width  $T_w = 51.2$  ms.

One dominant hole trap is found in the spectra of Fig. 5(a). The axis of ordinates represents the first sine coefficient b1 of the Fourier transform of the measured capacitance transient, which is an equivalent to the standard DLTS rate window.<sup>23</sup> The peak at T = 225 K is

associated with a bulk trap with a thermal activation energy of  $E_{\rm T}\!=\!0.325\,{\rm eV}$  above the valence band  $E_{\rm V}$  estimated by an Arrhenius plot. The corresponding hole capture cross section is calculated to be  $\sigma\!=\!8.69\times10^{-17}\,{\rm cm}^2$ , which is in the same order of deep levels found in other Ge/Si heterostructures. $^{27,28}$ 

Assuming a similar bandgap for the Si\_{0.06}Ge\_{0.94} layer and Ge (0.67 eV), the observed defect level is located at mid-gap position and, therefore, can act as an attractive trapping center for free carriers and/ or effective generation-recombination (G-R) center. This will impact the active carrier concentration as well as the transport mechanisms in the final devices built using similar Ge-rich SiGe/Ge heterostructures and should be taken into consideration during fabrication and simulation.

Moreover, the carrier trapping kinetics were recorded in order to distinguish between point and extended defects as origin of the observed defect state.<sup>18</sup> The effect of filling pulse time t<sub>p</sub> on hole trapping at the peak temperature [T = 225 K in Fig. 5(a)] is displayed in Fig. 5(b). The continuous trapping of carriers up to 10  $\mu$ s is typical of single localized point defects, which can be filled only up to their complete occupation.<sup>18,29</sup> However, the subsequent b1 signal increases when longer filling pulses are applied. Such logarithmic trap filling is characteristic for extended defects like TDs, as the responsible band-like states mutually affect the carrier trapping by creating a Coulombic potential barrier.<sup>18,29</sup>

As reported by Schröter *et al.*,<sup>30</sup> defect states associated with dislocations can be localized when interacting with point defects or of



**FIG. 5.** (a) DLTS temperature scan and (b) isothermal DLTS measurements at 225 K. The axis of ordinates represents the first sine coefficient b1 of the Fourier transform of the measured capacitance transient.

pubs.aip.org/aip/apl

band-like character if the dislocations are clean (not decorated with other defects). Threading dislocations occurring during plastic relaxation in Ge/Si heterostructures give rise to deep defect states inside the Ge bandgap.<sup>27,28</sup> Such deep defect states may indicate an impurity decoration along the dislocation line or point defect clusters left behind dislocation movement.  $^{27}$  Two hole traps at  $E_{\rm V}$  + 0.156 eV and  $E_{\rm V}$ + 0.183 eV have been ascribed to TDs in Ge/Si photodiodes,<sup>28</sup> one hole trap located at  $E_V$  + 0.15 eV has been observed in strained Ge0.93Sn0.07/Ge/Si heterostructures where it has been attributed to clean TDs based on the sole logarithmic trap filling,<sup>18</sup> and acceptor states located at E<sub>C</sub> - 0.33-0.4 eV have been found in Ge junctions selectively grown on STI Si substrates.<sup>27</sup> Accordingly, we correlate the observed acceptor-type bulk defects at  $E_V + 0.325$  eV with native point defects introduced during epitaxial growth of the Si<sub>0.06</sub>Ge<sub>0.94</sub>/Ge heterostructure that accumulates in the long range strain field around TDs (Cottrell atmosphere<sup>31</sup>).<sup>14,27,30–32</sup> One origin for these point defects can be vacancies, since they create acceptor states in Ge crystals and can easily form during the epitaxial growth.<sup>17</sup>

In conclusion, we investigated the effective carrier concentration in intrinsic Si<sub>0.06</sub>Ge<sub>0.94</sub>/Ge heterostructures integrated on Si(001). By using the differential Hall approach, we found an effective hole concentration of  $4-5 \times 10^{15}$  cm<sup>-3</sup> in the Si<sub>0.06</sub>Ge<sub>0.94</sub> epilayer in a temperature regime between 100 and 200 K. A corresponding hole mobility of 2800 cm<sup>2</sup>/V s was extracted at 150 K. By C-V measurements at MOS capacitors, it became possible to probe the carrier concentration along the growth direction of the whole Si<sub>0.06</sub>Ge<sub>0.94</sub>/Ge heterostructure, with the exclusion of a near surface region. For 50 < T < 200 K, we observed a background hole concentration of  $5-6 \times 10^{15}$  cm<sup>-3</sup> in the Si<sub>0.06</sub>Ge<sub>0.94</sub> layer and of  $1 \times 10^{15}$  cm<sup>-3</sup> in the Ge buffer underneath. A carrier freeze out below 50 K obtained by Hall effect measurements implied shallow acceptor-like states possibly responsible for the unintentional p-type doping that we attribute to the presence of dislocation in the Ge/Si heterostructure. One dominant hole trap is found at midgap position ( $E_V$  + 0.325 eV) using DLTS. Based on our results on hole trapping kinetics, we associate this acceptor-like defect level with point defects that are trapped in the strain field around threading dislocations.

This project was funded by the European Union's Horizon 2020 research and innovation program under Grand Agreement No. 766719 (FLASH).

### AUTHOR DECLARATIONS

### Conflict of Interest

The authors have no conflicts to disclose.

### Author Contributions

Henriette Tetzner: Conceptualization (lead); Formal analysis (equal); Investigation (equal); Visualization (lead); Writing – original draft (lead). Giovanni Capellini: Conceptualization (equal); Project administration (equal); Supervision (lead); Writing – original draft (equal); Writing – review & editing (lead). Winfried Seifert: Data curation (equal); Formal analysis (equal); Investigation (equal). Oliver Skibitzki: Methodology (equal); Writing – review & editing (equal). Yuji Yamamoto: Methodology (equal); Writing – review & editing (equal). Marco Lisker: Methodology (equal); Writing – review & editing (equal). **Muhammad Mirza:** Methodology (equal); Writing – review & editing (equal). **Inga Anita Fischer:** Formal analysis (equal); Supervision (lead); Writing – review & editing (lead). **Douglas J. Paul:** Methodology (equal); Project administration (equal); Writing – review & editing (equal). **Monica De Seta:** Funding acquisition (lead); Project administration (lead); Writing – review & editing (equal).

### DATA AVAILABILITY

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### REFERENCES

- <sup>1</sup>I. A. Fischer, M. Brehm, M. de Seta, G. Isella, D. J. Paul, M. Virgilio, and G. Capellini, APL Photonics 7, 050901 (2022).
- <sup>2</sup>G. Capellini, M. de Seta, Y. Busby, M. Pea, F. Evangelisti, G. Nicotra, C. Spinella, M. Nardone, and C. Ferrari, J. Appl. Phys. **107**, 063504 (2010).
- <sup>3</sup>V. A. Shah, A. Dobbie, M. Myronov, and D. R. Leadley, J. Appl. Phys. 107, 064304 (2010).
- <sup>4</sup>K. Driscoll and R. Paiella, Appl. Phys. Lett. **89**, 191110 (2006).
- <sup>5</sup>K. Driscoll and R. Paiella, J. Appl. Phys. **102**, 093103 (2007).
- <sup>6</sup>A. Valavanis, T. V. Dinh, L. J. M. Lever, Z. Ikonić, and R. W. Kelsall, Phys. Rev. B 83, 54012 (2011).
- <sup>7</sup>D. J. Paul, Laser Photonics Rev. 4, 610 (2010).
- <sup>8</sup>D. Stark, M. Mirza, L. Persichetti, M. Montanari, S. Markmann, M. Beck, T. Grange, S. Birner, M. Virgilio, C. Ciano, M. Ortolani, C. Corley, G. Capellini, L. Di Gaspare, M. de Seta, D. J. Paul, J. Faist, and G. Scalari, Appl. Phys. Lett. 118, 101101 (2021).
- <sup>9</sup>E. Talamas Simola, M. Montanari, C. Corley-Wiciak, L. Di Gaspare, L. Persichetti, M. H. Zöllner, M. A. Schubert, T. Venanzi, M. C. Trouche, M. Ortolani, F. Mattioli, G. Sfuncia, G. Nicotra, G. Capellini, M. Virgilio, and M. de Seta, Phys. Rev. Appl. **19**, 014011 (2023).
- <sup>10</sup>C. Ciano, M. Virgilio, M. Montanari, L. Persichetti, L. Di Gaspare, M. Ortolani, L. Baldassarre, M. H. Zoellner, O. Skibitzki, G. Scalari, J. Faist, D. J. Paul, M. Scuderi, G. Nicotra, T. Grange, S. Birner, G. Capellini, and M. de Seta, Phys. Rev. Appl. 11, 014003 (2019).
- <sup>11</sup>D. O. Winge, M. Franckié, and A. Wacker, J. Appl. Phys. **120**, 114302 (2016).
- <sup>12</sup>A. G. Tweet, Phys. Rev. **99**, 1245 (1955).
- <sup>13</sup>P. N. Grillot, S. A. Ringel, J. Michel, and E. A. Fitzgerald, J. Appl. Phys. 80, 2823 (1996).
- <sup>14</sup>N. Hirashita, Y. Moriyama, S. Nakaharai, T. Irisawa, N. Sugiyama, and S.-I. Takagi, Appl. Phys. Express 1, 101401 (2008).
- <sup>15</sup>S. Gupta, E. Simoen, R. Loo, Y. Shimura, C. Porret, F. Gencarelli, K. Paredis, H. Bender, J. Lauwaert, H. Vrielinck, and M. Heyns, Appl. Phys. Lett. **113**, 022102 (2018).
- <sup>16</sup>O. Skibitzki, M. H. Zoellner, F. Rovaris, M. A. Schubert, Y. Yamamoto, L. Persichetti, L. Di Gaspare, M. de Seta, R. Gatti, F. Montalenti, and G. Capellini, Phys. Rev. Mater. 4, 103403 (2020).
- <sup>17</sup>M. M. Mirza, H. Zhou, P. Velha, X. Li, K. E. Docherty, A. Samarelli, G. Ternent, and D. J. Paul, J. Vac. Sci. Technol., B: Nanotechnol. Microelectron.: Mater., Process., Meas., Phenom. **30**, 06FF02 (2012).
- <sup>18</sup>S. Gupta, E. Simoen, H. Vrielinck, C. Merckling, B. Vincent, F. Gencarelli, R. Loo, and M. Heyns, ECS Trans. 53, 251 (2013).
- <sup>19</sup>C. Claeys and E. Simoen, Fundamental and Technological Aspects of Extended Defects in Germanium (Springer, Berlin, 2008).
- <sup>20</sup>F. H. Baumann and W. Schröter, Phys. Status Solidi A **79**, K123–K126 (1983).
- <sup>21</sup>E. Simoen, P. Clauws, and J. Vennik, Solid State Commun. 54, 1025 (1985).
- <sup>22</sup>H. Tetzner, I. A. Fischer, O. Skibitzki, M. M. Mirza, C. L. Manganelli, G. Luongo, D. Spirito, D. J. Paul, M. de Seta, and G. Capellini, Appl. Phys. Lett. 119, 153504 (2021).
- <sup>23</sup>D. K. Schroder, Semiconductor Material and Device Characterization, 3rd ed. (John Wiley & Sons, Inc., Hoboken, New Jersey, 2006).
- <sup>24</sup>D. M. Brown, R. J. Connery, and P. V. Gray, J. Electrochem. Soc. **122**, 121 (1975).
   <sup>25</sup>S.-T. Lin and J. Reuter, Solid-State Electron. **26**, 343 (1983).

- <sup>26</sup>D. V. Lang, J. Appl. Phys. 45, 3023 (1974).
  <sup>27</sup>M. B. Gonzalez, E. Simoen, G. Eneman, B. de Jaeger, G. Wang, R. Loo, and C. Claeys, Microelectron. Eng. 125, 33 (2014).
- <sup>28</sup>N. A. DiLello, D. K. Johnstone, and J. L. Hoyt, J. Appl. Phys. 112, 054506 (2012).
- <sup>(2012)</sup>.
   <sup>(29)</sup>W. Schroter, J. Kronewitz, U. Gnauert, F. Riedel, and M. Seibt, Phys. Rev. B 52, 13726 (1995).
- 30W. Schröter, H. Hedemann, V. Kveder, and F. Riedel, J. Phys.: Condens. Matter 14, 13047 (2002).
- <sup>31</sup>D. B. Holt and B. G. Yacobi, *Extended Defects in Semiconductors*: Electronic Properties, Device Effects and Structures (Cambridge University Press, 2007).
- <sup>32</sup>O. F. Vyvenko, M. Kittler, W. Seifert, and M. V. Trushin, Phys. Status Solidi C 2, 1852 (2005).