Mapping systolic structures onto transputer/AlOO based parallel processors for adaptive/self-tuning control

Li, Y. , Niessen, K. and Rogers, E. (1991) Mapping systolic structures onto transputer/AlOO based parallel processors for adaptive/self-tuning control. International Journal of Control, 54(6), pp. 1399-1411. (doi: 10.1080/00207179108934218)

Full text not currently available from Enlighten.

Abstract

This paper reports further work on the application of systolic architectures to systems where high speed real-time feedback operations are required. In particular, transputer operated array processors which exploit the IMS/A 100 parallel processing device are used to develop flexible (general purpose) systolic realizations of adaptive/self-tuning control schemes. An important feature of this approach is the fact that the identification (and hence the controller coefficient updating) and the control signal computation phases operate asynchronously. Hence, by running the latter at a higher rate than the former, it is possible to deal effectively with cases where the system dynamics undergo ‘rapid changes’. During each updating cycle the controller is, in effect, based on a fixed control law and multiple control signals are provided.

Item Type:Articles
Status:Published
Refereed:Yes
Glasgow Author(s) Enlighten ID:Li, Professor Yun
Authors: Li, Y., Niessen, K., and Rogers, E.
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering
College/School:College of Science and Engineering > School of Engineering > Systems Power and Energy
Journal Name:International Journal of Control
ISSN:0020-7179
ISSN (Online):1366-5820

University Staff: Request a correction | Enlighten Editors: Update this record