Impact of device variability in the communication structures for future synchronous SoC designs

Hassan, F., Cheng, B., Vanderbauwhede, W. and Rodriguez, F. (2009) Impact of device variability in the communication structures for future synchronous SoC designs. In: 2009 International Symposium on System-on-Chip, 5-7 Oct. 2009, Tampere, Finalnd. IEEE Computer Society: Piscataway, N.J., USA, pp. 68-72. ISBN 9781424444656 (doi: 10.1109/SOCC.2009.5335676)

Full text not currently available from Enlighten.

Abstract

In this paper we undertake a first step towards the study of the impact random dopant fluctuation (RDF) in the devices will have on on-chip synchronous communication structures, such as line drivers, repeaters and latches. The study is based on Monte Carlo simulation of the circuits at the 25, 18 and 13 nm technology generations using predictive device models. It has been found that variability has a significant impact on the performance of communication structures designed using small devices. Therefore, as a design methodology, it is proposed to use larger sized devices in critical parts of the circuits at the cost of larger area and power. Surprisingly, this work also points out that tapered buffers with larger tapering factor are more prone to delay variability, which might lead into reconsidering the optimal sizing of these structures. It may very well be possible to tackle such variabilities with active approaches, which are beyond the scope of this text.

Item Type:Book Sections
Status:Published
Refereed:Yes
Glasgow Author(s) Enlighten ID:Vanderbauwhede, Professor Wim and Cheng, Dr Binjie and Rodriguez-Salazar, Dr Fernando
Authors: Hassan, F., Cheng, B., Vanderbauwhede, W., and Rodriguez, F.
Subjects:T Technology > TK Electrical engineering. Electronics Nuclear engineering
College/School:College of Science and Engineering > School of Computing Science
Publisher:IEEE Computer Society
ISBN:9781424444656

University Staff: Request a correction | Enlighten Editors: Update this record