
This is the author’s final accepted version.

There may be differences between this version and the published version. You are advised to consult the publisher’s version if you wish to cite from it.

http://eprints.gla.ac.uk/156176/

Deposited on: 24 January 2018

[Enlighten – Research publications by members of the University of Glasgow](http://eprints.gla.ac.uk)
Joint sparse graph for FBMC/OQAM systems

Lei Wen, Pei Xiao, Razieh Razavi, Muhammad Ali Imran, Mohammed AL-Imari and Jing Lei

Abstract—As an advanced non-orthogonal multiple access (NOMA) technique, the low density signature (LDS) has never been used in filter bank multicarrier (FBMC) systems. In this paper, we model a low density weight matrix (LDWM) to utilize the intrinsic interference in FBMC systems, and propose a LDS-FBMC scheme which applies LDS to FBMC signals. In addition, a joint sparse graph for FBMC named JSG-FBMC is proposed to combine single graphs of LDS, LDWM and low density parity-check (LDPC) codes which respectively represent techniques of NOMA, multicarrier modulation and channel coding. By employing the message passing algorithm (MPA), a joint receiver performing detection and decoding simultaneously on the joint sparse graph is designed. Extrinsic information transfer (EXIT) charts and construction guidelines of the joint sparse graph are studied. Simulations show the superiority of JSG-FBMC to state-of-the-art techniques such as OFDM, FBMC, LDS-OFDM, LDS-FBMC and turbo structured LDS-FBMC.

Index Terms—FBMC, Joint sparse graph, Joint detection and decoding, Multicarrier system.

I. INTRODUCTION

During the 2010s, research interests in multiuser communications have been focused on overloaded transmissions which faces the problem of supporting more users or symbols than the number of resource units available. Under the overloaded conditions, the transmission performance degrades dramatically due to severe multiuser interference (MUI). To tackle this problem, non-orthogonal multiple access (NOMA), including power domain NOMA and code domain NOMA, has been attracting a lot of attention recently [1][2]. Unlike conventional orthogonal multiple access (OMA), NOMA is expected to improve the spectral efficiency and accommodate much more users via non-orthogonal resource allocation. Typical code domain NOMA schemes include low density signature (LDS), sparse code multiple access (SCMA), multiuser shared access (MUSA), pattern division multiple access (PDMA) and so on. As the first proposed scheme of code domain NOMA, LDS utilizes low density spreading techniques [3][4][5][6][7][8]. SCMA is an enhanced version of LDS, with a multi-dimensional constellation designed to generate codebooks and bring the shaping gain [9]. MUSA differs from multicarrier code division multiple access (MC-CDMA) in that it is basically synchronous transmission mechanism when users signals arrive at the base station, while MC-CDMA doesn’t have this kind of synchronism requirement in the uplink. In addition, MUSA uses non-binary spreading sequences, while binary spreading sequences are usually applied in conventional MC-CDMA systems [10]. PDMA uses non-orthogonal patterns which are designed to maximize the diversity and minimize the overlaps of multiple users. Multiplexing in PDMA is similar to that in LDS, but the number of subcarriers connected to the same symbols in the LDS graph can be different [11]. Generally speaking, the existing NOMA schemes are mainly applied to OFDM systems. However, in future cellular networks, more advanced waveforms may be utilized. It is urgent to research the combination of NOMA and advanced waveforms other than OFDM.

Recently, filter-bank multicarrier (FBMC) has drawn attention as its ability to overcome OFDM drawbacks such as a loss of spectral efficiency due to the cyclic prefix (CP) insertion, and the incompact spectrum due to large side lobes resulting from the rectangular pulse shaping [12][13]. In this paper, we develop a novel NOMA scheme for FBMC systems. Among different prototype filters in FBMC [14][15][16], we adopt the isotropic orthogonal transform algorithm (IOTA) function as the prototype filter, where the spreading factor of the applied IOTA equals to one. In addition, to show the general effect of the proposed scheme, we also adopt other prototype filters such as the PHYDYAS filter to our design. The contributions of this paper are as follows.

1) The intrinsic interference from real and imaginary branches in FBMC is usually discarded in existing systems [12][13][14]. Note that such intrinsic interference is related to the structure of FBMC transceiver, i.e., when signals are separately processed on real and imaginary branches, it is inevitable to generate the cross-talk between the two branches in the form of intrinsic interference. In fact, the intrinsic interference contains rich information and should be exploited to improve the performance. In this paper, we use a weight matrix which defines neighboring time-frequency positions around the signal of interest to estimate the intrinsic interference. Moreover, we study the weight matrix from graphical view, i.e., to utilize the extra information offered by the intrinsic interference, we model a low density weight matrix (LDWM) to express the most significant positions around the signal. This is essentially the principle of block coding, and the embedded LDWM can improve the performance.

2) As mentioned above, LDS has never been used in FBMC systems. In this paper, we propose a LDS-IOTA scheme by applying LDS to FBMC-IOTA system, which outperforms conventional FBMC-IOTA significantly under overloaded conditions. More importantly, based on graphical models, we propose a joint sparse graph to synergistically combine LDS, LDWM and low density parity-check (LDPC) codes which respectively represent NOMA, multicarrier modulation and channel coding. LDS, LDWM and LDPC codes are related to multiuser interference, FBMC’s intrinsic interference and channel interference, respectively. Our proposed scheme is hereinafter referred to as joint sparse graph for IOTA (JSG-IOTA). By using message passing algorithm (MPA) [17], multiuser detection and intrinsic interference utilization as well as channel decoding are jointly performed in JSG-IOTA receiver. To demonstrate advantages of JSG-IOTA, we compare it with LDS-IOTA and turbo structured LDS-IOTA. Simulations
Table I: Summary of key notations

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>K</td>
<td>Number of users</td>
</tr>
<tr>
<td>M</td>
<td>Data length of each user</td>
</tr>
<tr>
<td>N</td>
<td>Number of chips for spreading</td>
</tr>
<tr>
<td>J</td>
<td>Number of parity-check equations of LDPC codes</td>
</tr>
<tr>
<td>c_n</td>
<td>The n-th chip, also represents chip node</td>
</tr>
<tr>
<td>v_n,m</td>
<td>The m-th data symbol of the k-th user, also represents variable node</td>
</tr>
<tr>
<td>t_n,u</td>
<td>The intrinsic interference on the n-th subcarrier during the time of index u, also represents intrinsic-interference node</td>
</tr>
<tr>
<td>p_k,j</td>
<td>The j-th parity-check equation of the k-th user, also represents parity-check node</td>
</tr>
<tr>
<td>d_c,i,d_s</td>
<td>Number of symbols that are superimposed at one chip</td>
</tr>
<tr>
<td>d_c,i,d_p</td>
<td>Number of chips that are spread by one symbol</td>
</tr>
<tr>
<td>d_c,i,d_v</td>
<td>Number of parity-check nodes connected to one variable node</td>
</tr>
<tr>
<td>d_c,i,d_p_v</td>
<td>Number of variable nodes connected to one parity-check node</td>
</tr>
<tr>
<td>d_c,i,d_v_m</td>
<td>Number of chips connected to one intrinsic-interference node</td>
</tr>
<tr>
<td>d_c,i,d_p_v_m</td>
<td>Number of intrinsic-interference nodes connected to one chip</td>
</tr>
<tr>
<td>S_k</td>
<td>Spreading matrix for the k-th user</td>
</tr>
<tr>
<td>S</td>
<td>Low density spreading signatures for OFDM</td>
</tr>
<tr>
<td>H_k</td>
<td>Parity-check matrix for the k-th user</td>
</tr>
<tr>
<td>H</td>
<td>Low density parity-check matrices for LDPC codes</td>
</tr>
<tr>
<td>W_n</td>
<td>Weight matrix for the n-th chip</td>
</tr>
<tr>
<td>W</td>
<td>Low density weight matrices for intrinsic interferences</td>
</tr>
<tr>
<td>A_u</td>
<td>Transmit power gain of users during the time of index u</td>
</tr>
<tr>
<td>E_u</td>
<td>Channel gain for the k-th user during the time of index u</td>
</tr>
<tr>
<td>( \psi_i(n) )</td>
<td>Set of data symbols that interfere on chip ( c_n )</td>
</tr>
<tr>
<td>( \varepsilon_{k,m} )</td>
<td>Set of chips that ( v_{k,m} ) is spread on</td>
</tr>
<tr>
<td>( \varepsilon_{k,m} / n )</td>
<td>Set of chips (excluding ( c_n )) that ( v_{k,m} ) is spread on</td>
</tr>
<tr>
<td>( \phi_j )</td>
<td>Set of data symbols that connect to parity-check node ( p_{k,j} )</td>
</tr>
<tr>
<td>( \phi_j / (k,m) )</td>
<td>Set of data symbols (excluding ( v_{k,m} )) that connect to parity-check node ( p_{k,j} )</td>
</tr>
<tr>
<td>( \omega_{j,m} )</td>
<td>Set of parity-check nodes that connect to ( v_{k,m} )</td>
</tr>
<tr>
<td>( \omega_{j,m} / j )</td>
<td>Set of parity-check nodes (excluding ( p_{k,j} )) that connect to ( v_{k,m} )</td>
</tr>
<tr>
<td>( \gamma_n )</td>
<td>Set of intrinsic interferences that connect to chip ( c_n )</td>
</tr>
<tr>
<td>( \gamma_{n / (m,u)} )</td>
<td>Set of intrinsic interferences (excluding ( t_{n,u} )) that connect to chip ( c_n )</td>
</tr>
<tr>
<td>( \eta_{n,u} )</td>
<td>Set of chips that connect to intrinsic-interference node ( t_{n,u} )</td>
</tr>
<tr>
<td>( \eta_{n,u} / n )</td>
<td>Set of chips (excluding ( c_n )) that connect to intrinsic-interference node ( t_{n,u} )</td>
</tr>
</tbody>
</table>

3) In LDS-IOTA, the intrinsic interference utilization and LDS as well as LDPC code are separately designed. Study on a joint sparse graph is more complicated than any other single graphs. We utilize the extrinsic information transfer (EXIT) charts to analyse the joint sparse graph, and summarize its construction guidelines by graph theory.

The rest of this paper is structured as follows. In Section II, the JSG-IOTA model is presented. Section III presents the receiver algorithm. JSG structures and EXIT charts are studied in Section IV. Section V shows construction guidelines of JSG-IOTA. In Section VI, the JSG-IOTA performance is simulated. Section VII gives conclusions of our research.

In this paper, Re \{·\} (or the superscript R) and Im \{·\} (or the superscript I) denote the real and imaginary part of a complex signal, respectively. TABLE I shows notations of the paper.
 Unlike conventional spreading technique, the LDS spreader is used to shift the zero frequency subcarrier to middle position. \cite{18,19}. Note that multiuser communications are exploited to improve the channel estimation. The authors demodulation processes. In \cite{18}, the intrinsic interference is enough that may belong to different users. is spread over 2 chips, and each chip is used by 4 symbols representing chips and data symbols. It shows that each symbol symbols, where chip nodes and variable nodes respectively of symbols. Fig.1 illustrates the LDS principle by using four kinds of nodes: intrinsic-interference nodes $i_{n,u}$ ($n \in [1,N], u \in [0,Z]$), chip nodes $c_n (n \in [1,N])$, variable nodes $v_{k,m} (k \in [1,K], m \in [1,M])$ and parity-check nodes $p_{k,j} (k \in [1,K], j \in [1,J])$, representing the intrinsic interference corresponding to the symbol on the $n^{th}$ subcarrier during the time of index $u$, the $n^{th}$ chip, the $m^{th}$ data symbol and the $j^{th}$ parity-check equation of the $k^{th}$ user, respectively.

**A. Transmitter Model**

Fig.1 (a) shows the block diagram of JSG-IOTA transmitter, where the IOTA modulators are implemented by separate IFIT blocks followed by a bank of filters for the $I$ and $Q$ components \cite{18,19}. Note that multiuser communications are considered in our model. An $N/2$ rotation of IFFT output is used to shift the zero frequency subcarrier to middle position. Unlike conventional spreading technique, the LDS spreader is configured to guarantee that the ratio of $d_{c,lds}$ to $N$ is small enough ($d_{c,lds}$ is the number of chips that are spread by one symbol), and the number of symbols that are superimposed on each chip, $d_{c,lds}$, is much less than the total number of symbols. Fig.1 (b) illustrates the LDS principle by using a simple exemplary system with 5 subcarriers and 10 data symbols, where chip nodes and variable nodes respectively represent chips and data symbols. It shows that each symbol is spread over 2 chips, and each chip is used by 4 symbols that may belong to different users.

**B. Intrinsic Interference Utilization**

The JSG-IOTA receiver shown in Fig.2 (a) is implemented by filter banks followed by the FFT block, where the FFT operations are conducted separately for the $I$ and $Q$ channels. The residual signal from $I$ and $Q$ channels is referred to as the intrinsic interference and usually discarded in the demodulation processes. In \cite{18}, the intrinsic interference is exploited to improve the channel estimation. The authors presented a general theoretical framework for interference approximation method (IAM) preamble design and applied it to identify the optimal IAM preamble sequence which resulted in a higher gain. In \cite{20}, the intrinsic interference is exploited instead of being discarded at the receiver side in order to improve the equalization performance. It was shown in the paper that the real and the time-shifted imaginary components can be highly correlated. This analysis led to a new simple and efficient equalizer utilizing this correlation. Also in \cite{16}, an analysis on intrinsic interference of a causal multirate OFDM/OQAM systems is conducted. These findings reveal the fact that the intrinsic information can be exploited for performance improvements. In our work, we find that such intrinsic interference contains rich inherent information that has never been utilized. As shown in Fig.2 (b), the intrinsic interference can be calculated by multiplying neighboring signals with a weight matrix which is determined by the employed pulse shaping filter. It can be seen that for the symbol of frequency and time index $(n, u)$, its intrinsic interference is determined by the neighboring 24 symbols, i.e., 5 frequency-indexed rows and 5 time-indexed columns in the weight matrix. In fact, this is essentially the principle of block coding and the intrinsic interference serve as parity-check/redundant symbols. Therefore, we treat the intrinsic interference as parity symbols, and utilize MPA on the weight matrix to exploit the inherent code structure of the IOTA function. Each element in the weight matrix processes the information received from its adjacent elements. The estimated intrinsic interference is computed based on the weight matrix, whereas the chips combine several parity-check/intrinsic interference observations made by the adjacent elements in the weight matrix. Let $\mathbb{X}$ be the constellation alphabet for the transmitted symbol, the computational complexity of the intrinsic interference utilization is in order of $O\left(\frac{N}{[24]}\right)$, representing a very high complexity. There is a trade-off between the performance and the computational complexity. A denser weight matrix will result in more accurate decoding but the complexity will increase exponentially with more nonzero elements of the matrix. Our study reveals that majority elements in the weight matrix have marginal values and can be safely ignored, i.e., regarded as zeros, in order to reduce the computational complexity. Consequently, lower density weight matrices (labeled by different color fonts in Fig.2 (b)) are formed, and the complexity order can be significantly reduced. Detailed analysis of nonzero elements selection is presented in Section V.

**C. Receiver Model**

Based on above discussion, graphical blocks in the JSG-IOTA receiver in Fig.2 (a) can be configured to include four kinds of nodes: intrinsic-interference nodes $i_{n,u} (n \in [1,N], u \in [0,Z])$, chip nodes $c_n (n \in [1,N])$, variable nodes $v_{k,m} (k \in [1,K], m \in [1,M])$ and parity-check nodes $p_{k,j} (k \in [1,K], j \in [1,J])$, representing the intrinsic interference corresponding to the symbol on the $n^{th}$ subcarrier during the time of index $u$, the $n^{th}$ chip, the $m^{th}$ data symbol and the $j^{th}$ parity-check equation of the $k^{th}$ user, respectively.
Fig. 2. JSG-IOTA receiver model

In the receiver, LDWM, LDS and LDPC respectively represent the low density weight matrix of intrinsic interference in FBMC, the low density signature of LDS [5], and the low density parity-check matrix of LDPC [21]. These three single subgraphs stem from FBMC modulation, NOMA and channel coding, respectively. In the receiver, chip nodes act as a bridge to link intrinsic-interference nodes and variable nodes, meanwhile, variable nodes and parity-check nodes are connected. By doing so, a joint sparse graph, i.e., JSG, is modeled in Fig.2 (a). In addition, Fig.2 (c) shows the complete receiver structure of JSG-IOTA.

III. JOINT DETECTION AND DECODING

In this section, the receiver algorithm based on Fig.2 (a) is presented. The signature and the parity-check matrix for the $k^{th}$ user are $S_k = [s_{k,1}, \ldots, s_{k,M}] \in \mathbb{C}^{N \times M}$ and $H_k = [h_{k,1}, \ldots, h_{k,J}] \in \mathbb{C}^{J \times M}$, respectively, where $\mathbb{C}$ represents the complex field. The weight matrix for the $n^{th}$ chip is $W_n = [w_{n,1}, \ldots, w_{n,T}] \in \mathbb{C}^{K \times T}$. We assume $S = [S_1, \ldots, S_K] \in \mathbb{C}^{N \times (M \times K)}$, $W = [W_1, \ldots, W_N] \in \mathbb{C}^{K \times (T \times N)}$ and $H = [H_1, \ldots, H_K] \in \mathbb{C}^{J \times (M \times K)}$ respectively denote LDS of FBMC, LDWM of intrinsic interferences and parity-check matrices of LDPC. $A_u = diag(A_{1,u}, \ldots, A_{K,u})$ is the transmit power gain during the time of index $u$, and $E_{k,u} = diag(e_{k,1}, \ldots, e_{k,J})$ is the channel gain for the $k^{th}$ user during the time of index $u$. $\psi_n = \{(k, m) : s_{k,m}^n \neq 0\}$ and $\varepsilon_{k,m} = \{n : s_{k,m}^n \neq 0\}$ are the set of symbols that interfere on chip node $c_n$ and the set of chip nodes that $v_{k,m}$ is spread on, respectively; $\gamma_n = \{(n, u) : w_{n,u}^n \neq 0\}$ and $\eta_{n,u} = \{n : w_{n,u}^n \neq 0\}$ are the set of intrinsic interference nodes that connect to chip node $c_n$ and the set of chip nodes that connect to intrinsic-interference node $i_{n,u}$, respectively; $\phi_j = \{(k, m) : h_{k,m}^j \neq 0\}$ and $\omega_{k,m} = \{j : h_{k,m}^j \neq 0\}$ are the set of symbols that connect to parity-check node $p_{k,j}$ and the set of parity-check nodes that connect to $v_{k,m}$, respectively.

We define $L_{c_n \rightarrow i_{n,u}}$ is the log-likelihood ratio (LLR) transferred from chip node $c_n$ to intrinsic-interference node $i_{n,u}$, $L_{i_{n,u} \rightarrow c_n}$ is the LLR transferred from $i_{n,u}$ to $c_n$. Similarly,
\[ L_{v_{k,m} \rightarrow p_{k,j}} \] and \[ L_{p_{k,j} \rightarrow v_{k,m}} \] are the LLR transferred from variable node \( v_{k,m} \) to chip node \( c_n \) and parity-check node \( p_{k,j} \), respectively. \( L_{c_n \rightarrow v_{k,m}} \) and \( L_{p_{k,j} \rightarrow v_{k,m}} \) respectively represent the LLR transferred from \( c_n \) and \( p_{k,j} \) to \( v_{k,m} \). \( L_{v_{k,m}} \) is the accumulated LLR of \( v_{k,m} \). Let \( v_{k,m}^{*} \) be the signal at \( n^{th} \) chip generated by the LDS spreader during the time of index \( u \), the signal on the data symbol \( m \) for the \( k^{th} \) user is \( r_{k,m,n,u} = A_{k,u}E_{k,u}v_{k,m}^{*} \). In our system model, the transmit power of each user is assumed to be one Watt, and the equal power allocation between chips of each user is assumed. The received signal in a multicarrier system (including CP-based OFDM and FBMC) can be written in a general form as [18][19][22][23]

\[
y(t) = \sum_{k=1}^{K} \sum_{m=1}^{M} \sum_{n=1}^{N} \sum_{u=-\infty}^{+\infty} r_{k,m,n,u} g_{n,u}(t) + z(t) \tag{1}
\]

where \( z(t) \) and \( g_{n,u}(t) \) are additive white gaussian channel (variance is \( \sigma_z^2 \)) and the synthesis basis which is obtained by the time-frequency shifted version of the prototype function, respectively.

In the OFDM, the synthesis basis can be expressed as [24]

\[
g_{n,u}(t) = \begin{cases} 
\exp(j2\pi(n-1)Ft) & uT_0 - T_c \leq t \leq uT_0 + T \\
0 & \text{otherwise}
\end{cases} \tag{2}
\]

where \( F = 1/T \) is subcarrier frequency spacing, \( T_c \) is the length of CP and \( T_0 = T + T_c \) is OFDM symbol duration.

In the JSG-IOTA, \( g_{n,u}(t) = \exp(j((n-1)+u)\pi/2)\exp(j2\pi(n-1)v_0t)g(t-u\tau_0) \)

(3)

where \( g(t) \) is the well-localized IOTA pulse filter, and \( v_0\tau_0 = 1/2 \). The transmitted signals have symbol duration \( \tau_0 \) and subcarrier spacing \( v_0 \). One can either set \( v_0 = F, \tau_0 = T/2 \) or \( v_0 = F/2, \tau_0 = T \). Here, we adopt the former approach, i.e., the subcarrier spacing is kept the same as in OFDM, but symbol duration is reduced by half. The received signal can be expressed by (4).

The demodulated signal is

\[
v_{k,m,n,u}^R = \Re \left\{ \int g(t)g_{n,2u}(t)dt \right\} \tag{5}
\]

\[
v_{k,m,n,u}^I = \Im \left\{ \int g(t)g_{n,2u+1}(t)dt \right\}
\]

By sampling \( y(t) \) at rate \( 1/T_s \) during time interval \([uT - \tau_0, uT + \tau_0] \), the received signal can be written as (6), where \( i = -N/2, -N/2 + 1 \). Denoting

\[
y_i[u] = g[uN + i] = y(uT + iT_s) \tag{7}
\]

(6) can be reformed as (8), where \( \otimes \) denotes the convolution operation, and

\[
D_N(x_{k,m,n,u}) = \sum_{n=1}^{N} x_{k,m,n,u} \exp(j\pi((n-1) + 2u)/2) \tag{9}
\]

\[
\exp(j2\pi(n-1)i/N)
\]

\[
g_i[u] = g[uN + i] = g(uT + iT_s) \tag{10}
\]

The phase correction \( j^((n-1)+2u) \) for the \( I \) channel and \( j^((n-1)+2u+1) \) for the \( Q \) channel) before the IFFT operation is due to the first exponential term in (9). An \( N/2 \) rotation of IFFT output is needed here to shift the zero frequency subcarrier to middle position.

In the receiver, by sampling the received signal at rate \( 1/T_s \), (5) can be reformed as (11), where

\[
g_i[-u] = g[-uN + i] = g(-NT + iT_s) \tag{12}
\]

By repeating the above process on the imaginary branch, (13) can be derived.

Owing to the real-orthogonality condition on \( g(t) \), i.e.,

\[
\Re \{g_{n,u}(t)g_{n,u,0}^{*}(t)\} = \delta_{n,n_0}\delta_{u,u_0}, \tag{5}
\]

(5) can be written as

\[
v_{k,m,n,u}^R = \int y(t)g_{n,u}^{*}(t)dt = A_{k,u}E_{k,u}v_{k,m,n,u}^R + \sum_{(n',u')\neq(n,u)} A_{k,u}E_{k,u}v_{k,m,n',u'}^{R} \int g_{n',u'}^{*}(t)g_{n,u}^{*}(t)dt + z_{n,u}
\]

(14)

Since the prototype function \( g(t) \) is chosen to be well localized both in time and frequency, the intrinsic interference \( i_{n,u} \) in (14) only depends on a restricted set of time-frequency positions \((n', u')\) around the signal of interest. Assuming that the channel remains relatively constant at those positions, the intrinsic interference \( i_{n,u} \) can be approximated as

\[
i_{n,u} = A_{k,u}E_{k,u} \sum_{(n',u')\neq(n,u)} v_{k,m,n',u'}^{R} \int g_{n',u'}^{*}(t)g_{n,u}^{*}(t)dt
\]

(15)

The distribution of the weight matrix shown in Fig.2 (b) stems from the above formula, and is determined by IOTA pulse shaping \( g(t) \). Combining (14) and (15) yields

\[
v_{k,m,n,u}^{R} = A_{k,u}E_{k,u}[v_{k,m,n,u}^{R} + jv_{k,m,n,u}^{I}] + z_{n,u} \tag{16}
\]

In Fig.2 (a), the input to the real and the imaginary branch equalizers at the JSG-IOTA receiver can be expressed as

\[
y_{k,m,n,u}^{R} = A_{k,u}E_{k,u}[v_{k,m,n,u}^{R} + jv_{k,m,n,u}^{I}] + z_{n,u} \tag{17}
\]

where \( v_{k,m,n,u}^{R} \) and \( v_{k,m,n,u}^{I} \) are the FBMC’s intrinsic interference of real and imaginary FFT chains, respectively. Given the knowledge of the channel state, the transmitted signal can be recovered by zero forcing (ZF) equalization, which is expressed by (18), where \( z_{n,u} \) denote the combined noise term. As a result, the FBMC’s intrinsic interference can be eliminated. An MMSE equalization can be designed similarly.

For the joint sparse graph, there are two sets of soft information coming from the intrinsic interference: the first one is combined by the \( Q \) component of the output of the real branch equalizer and \( I \) component of the output of the imaginary branch equalizer, i.e., \( v_{k,m,n,u}^{R} + jv_{k,m,n,u}^{I} \), while the second one is calculated based on neighboring time-frequency positions around the signal of interest. If the
\[ y(t) = \sum_{k=1}^{K} \sum_{m=1}^{M} \sum_{n=1}^{N} \sum_{u=-\infty}^{+\infty} [r^R_{k,m,n,u} g_{n,2u} + r^I_{k,m,n,u} g_{n,2u+1}] + z(t) \]

\[ = \sum_{k=1}^{K} \sum_{m=1}^{M} \sum_{n=1}^{N} \sum_{u=-\infty}^{+\infty} [r^R_{k,m,n,u} g(t - 2u \tau_0) + j r^I_{k,m,n,u} g(t - (2u + 1) \tau_0)] \times \exp(j((n - 1) + 2u)/2) \exp(j2\pi(n - 1)\nu_0 t) + z(t) \]

\[ y(uT + iT_s) = \sum_{k=1}^{K} \sum_{m=1}^{M} \sum_{n=1}^{N} \sum_{l=-\infty}^{+\infty} [r^R_{k,m,n,l} g(uT + iT_s - lT) + j r^I_{k,m,n,l} g(uT + iT_s - lT - T/2)] \times \exp(j((n - 1) + 2l)/2) \exp(j2\pi(n - 1)i/N) + z \]

\[ y_i[u] = \sum_{q} g(qT + iT_s) \left\{ \sum_{n=1}^{N} r^R_{k,m,n,u-q} \exp[j\pi((n - 1) + 2u - 2q)/2] \exp[j2\pi(n - 1)i/N] \right\} \]

\[ + \sum_{q} g(qT + iT_s - T/2) \left\{ \sum_{n=1}^{N} j r^I_{k,m,n,u-q} \exp[j\pi((n - 1) + 2u - 2q)/2] \exp[j2\pi(n - 1)i/N] \right\} + z \]

\[ = \sum_{q} \left\{ g_i[q] D^i_N (r^R_{k,m,n,u-q}) + g_i[-\frac{q}{2}] D^i_N (j r^I_{k,m,n,u-q}) \right\} + z \]

\[ = g_i[u] \otimes D^i_N (r^R_{k,m,n,u}) + g_i[-\frac{q}{2}] \otimes D^i_N (j r^I_{k,m,n,u}) + z \]

\[ v^R_{k,m,n,u} = \text{Re} \left\{ T s \sum_{i=-\frac{N}{2}}^{\frac{N}{2}} \sum_{l=-\infty}^{+\infty} y(lT + iT_s) g_{n,2u} (lT + iT_s) \right\} \]

\[ = \text{Re} \left\{ T s \exp[-j\pi((n - 1) + 2u)/2] \sum_{i=-\frac{N}{2}}^{\frac{N}{2}} \sum_{l=-\infty}^{+\infty} y_i[l] g_i[l - u] \exp[-j2\pi(n - 1)i/N] \right\} \]

\[ = \text{Re} \left\{ T s \exp[-j\pi((n - 1) + 2u)/2] \sum_{i=-\frac{N}{2}}^{\frac{N}{2}} \sum_{l=-\infty}^{+\infty} y_i[u] \otimes g_i[-u] \exp[-j2\pi(n - 1)i/N] \right\} \]

\[ = \text{Re} \left\{ T s \exp[(n - 1) + 2u] \sum_{i=-\frac{N}{2}}^{\frac{N}{2}} y_i[u] \otimes g_i[-u] \exp[-j2\pi(n - 1)(i + N/2)/N] \right\} \]
\[ v^R_{k,m,n,u} = \text{Re} \left\{ y^R_{k,m,n,u}/A_{k,n}E_{k,u} \right\} + j \text{Im} \left\{ y^R_{k,m,n,u}/A_{k,n}E_{k,u} \right\} + (z^R_{n,u}/A_{k,n}E_{k,u}) + (z^I_{n,u}/A_{k,n}E_{k,u}) \]

\[ L_{v_k,m} = \text{arg max}_{v_k,m} L_{v_k,m} \]
\[ L_{c_n \rightarrow v_{k,m}} = f(v_{k,m}|v'_{k,m,n,u}, L_{v_{k,m} \rightarrow c_n}, L_{v_{k',m'} \rightarrow c_n}, (k', m') \in \psi_n \setminus (k, m)) \]
\[ = \log \left( \sum p(v'_{k,m,n,u}|v)p_n(v|v_{k,m}) \right) \]
\[ = \log \left( \sum p(v'_{k,m,n,u}|v) \prod_{(k', m') \in \psi_n \setminus (k, m)} p_n(v'_{k', m'}) \right) \]

\[ L_{c_n \rightarrow v_{k,m}} = \kappa_{n,k,m} \max_{v[n]} \left( \sum_{(n,u)} L_{i_{n,u} \rightarrow c_n} + \sum_{(k', m') \in \psi_n \setminus (k, m)} L_{v_{k',m'} \rightarrow c_n} - \frac{1}{2\sigma_A^2} \| v'_{k,m,n,u} - r_{[n]}^T v[n] \|^2 \right) \]

![Iterative diagram of the joint sparse graph](image)

Moreover, we depict the Tanner figure of the joint sparse graph in Fig. 5 [26]. According to the receiver algorithm presented in Section III and the tree structure shown in Fig. 4, CNDD and PND compute LLRs at the same time, while IND and VNDD compute LLRs synchronously. Hence, we lay the even level nodes, i.e., CNDD (rectangles) and PND (triangles), on the left, and lay the odd level nodes, i.e., IND (pentagons) and VNDD (circles), on the right. It can be seen that, CNDD is connected to IND through long dash lines, meanwhile, it is also connected to VNDD through bold lines. In addition, VNDD is not only linked to CNDD, but also linked to PND through short dash lines. Therefore, FBMC modulation, NOMA, channel coding and their combination, are shown in the figure.

**B. EXIT Chart Analysis**

SUI-3, a typical multipath fading channel model [27], is applied in the following analysis and the simulations, where the channel power delay profile is given in TABLE II. We define that \( I_{A,I,K,V} \) represents average mutual information (AMI) between the symbols on IND\&VNDD edges and \( a \) priori information, \( I_{E,I,K,V} \) represents AMI between the symbols on IND\&VNDD edges and extrinsic information. \( L_{c_n \rightarrow i_{n,u}} \), \( L_{c_n \rightarrow v_{k,m}} \), and \( L_{i_{k,j} \rightarrow v_{k,m}} \) are both modeled as Gaussian-like distributions. \( a \) priori information is computed as follows

\[ A = \mu_A x + z_n \]

where \( z_n \) is AWGN (variance is \( \sigma_n^2 \)); \( x \) is the symbol on edges; \( \mu_A = \sigma_A^2/2 \). \( I_{A,I,K,V} = I(X; A) \) is expressed as

\[ I_{A,I,K,V} = \frac{1}{2} \sum_{x=-1,1} \int_{-\infty}^{+\infty} p_A(\beta|X = x) \]

\[ \log_2 \left( \frac{2p_A(\beta|X = x)}{p_A(\beta|X = -1) + p_A(\beta|X = 1)} \right) d\beta \]
As the conditional probability density function \( p_A(\beta|X = x) \) is related to \( A \),
\[
I_{A,I&V}(\sigma_A) = 1 - \int_{-\infty}^{+\infty} \frac{e^{-((\beta-\sigma_A^2/2\sigma_A^2)^2/2\sigma_A^2)}}{\sqrt{2\pi}\sigma_A} \log_2(1 + e^{-\beta})d\beta
\] (33)

We assume
\[
B(\sigma) := I_{A,I&V}(\sigma_A = \sigma)
\] (34)

with
\[
\lim_{\sigma \to 0} B(\sigma) = 0 \quad \lim_{\sigma \to \infty} B(\sigma) = 1
\] (35)

where \( \sigma \geq 0 \). According to (19), (20) and (21), the EXIT formula of IND\&VNDD is written as
\[
I_{E,I&V}(I_{A,I&V}, d_{i,ldwm}, d_{v,lds}, d_{v,ldpc}) = B\left((d_{i,ldwm} + d_{v,lds} + d_{v,ldpc} - 1)(B^{-1}(I_{A,I&V}))^2\right)
\] (36)

where \( d_{i,ldwm}, d_{v,lds} \) and \( d_{v,ldpc} \) are the degrees of IND in LDWM, VNDD in LDS and VNDD in LDPC, respectively. Hence, differing from existing techniques that only one kind of graph is utilized [4][25], all of LDWM, LDS and LDPC have impact on IND\&VNDD.

We define that \( I_{A,Ck&P} \) represents AMI between the symbols on CNDD\&PND edges and \emph{a priori} information, \( I_{E,Ck&P} \) represents AMI between the symbols on CNDD\&PND edges and extrinsic information. CNDD collects LLRs from IND, VNDD and the demodulator, while PND only receives LLR from VNDD. Updating of CNDD and PND is shown in (22), (26) and (28). \( L_{i,m\rightarrow v_n}, L_{v_k\rightarrow v_n} \) and \( L_{v_k,m\rightarrow p_{k,j}} \) are modeled as the output of multipath fading channels. As the updating of CNDD and PND is complicated, their EXIT curves are derived through simulations. TABLE III shows parameters of the EXIT chart analysis. Note that the system loading is described as the ratio of the number of variable nodes to the number of chip nodes. Fig. 6 depicts the EXIT charts of JSG-IOTA by red lines and LDS-IOTA by blue lines at \( E_b/N_0 = 12 \) dB. The trajectory in the figure shows that at least seven iterations are required to reach the intersection point of LDS-IOTA, whereas only five iterations are needed to reach the intersection point of JSG-IOTA. This is attributed to the more efficient message passing and the more reliable information utilized by chip nodes and variable nodes in JSG-IOTA than that in LDS-IOTA. Therefore, JSG-IOTA can reach its intersection point faster than LDS-IOTA.

**TABLE II**

<table>
<thead>
<tr>
<th>SUI-3 CHANNEL MODEL DEFINITION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tap 1</td>
</tr>
<tr>
<td>-------</td>
</tr>
<tr>
<td>Delay</td>
</tr>
<tr>
<td>Power</td>
</tr>
</tbody>
</table>

**TABLE III**

<table>
<thead>
<tr>
<th>SYSTEM PARAMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of users</td>
</tr>
<tr>
<td>Number of chip nodes</td>
</tr>
<tr>
<td>Number of variable nodes</td>
</tr>
<tr>
<td>Number of intrinsic-interference nodes</td>
</tr>
<tr>
<td>Number of parity-check nodes</td>
</tr>
<tr>
<td>FFT size</td>
</tr>
<tr>
<td>Sub-channel bandwidth</td>
</tr>
<tr>
<td>Multipath channel model</td>
</tr>
<tr>
<td>System loading</td>
</tr>
<tr>
<td>Chips linked to each variable node</td>
</tr>
<tr>
<td>Variable nodes linked to each chip</td>
</tr>
<tr>
<td>Chips linked to each intrinsic-interference node</td>
</tr>
<tr>
<td>Intrinsic-interference nodes linked to each chip</td>
</tr>
<tr>
<td>Parity-check nodes linked to each variable node</td>
</tr>
<tr>
<td>Variable nodes linked to each parity-check node</td>
</tr>
<tr>
<td>Modulation</td>
</tr>
</tbody>
</table>

Fig. 6. EXIT chart at \( E_b/N_0 = 12 \) dB
TABLE IV

<table>
<thead>
<tr>
<th>Scheme</th>
<th>$D_{\text{IND}}(x)$</th>
<th>$D_{\text{CNDD}}(x)$</th>
<th>$D_{\text{VNDD}}(x)$</th>
<th>$D_{\text{PND}}(x)$</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\text{Deg}_a$</td>
<td>$x^3$</td>
<td>$0.1x^6 + 0.8x^2 + 0.1x^8$</td>
<td>$0.575x^4 + 0.425x^5$</td>
<td>$0.15x^5 + 0.85x^6$</td>
</tr>
<tr>
<td>$\text{Deg}_b$</td>
<td>$x^3$</td>
<td>$0.075x^5 + 0.85x^2 + 0.075x^8$</td>
<td>$0.315x^3 + 0.685x^4$</td>
<td>$0.63x^4 + 0.37x^5$</td>
</tr>
<tr>
<td>$\text{Deg}_c$</td>
<td>$x^3$</td>
<td>$0.045x^6 + 0.91x^7 + 0.045x^8$</td>
<td>$0.375x^5 + 0.625x^6$</td>
<td>$0.75x^4 + 0.25x^5$</td>
</tr>
<tr>
<td>$\text{Deg}_d$</td>
<td>$x^3$</td>
<td>$0.1x^4$</td>
<td>$x^4$</td>
<td>$x^5$</td>
</tr>
</tbody>
</table>

V. EXIT CHART ASSISTED JSG CONSTRUCTION

In this section, we discuss how to use EXIT charts to optimize the JSG construction [28].

A. Degree Distribution

We define the following formulas, i.e.,

$$D_{\text{IND}}(x) = \sum_{d=1}^{d_{\text{i,ldwm}}} P_{\text{IND}}x^{d-1}$$ (37)

$$D_{\text{CNDD}}(x) = \sum_{d=1}^{d_{\text{i,ldwm}}+d_{\text{e,ldm}}} P_{\text{CNDD}}x^{d-1}$$ (38)

$$D_{\text{VNDD}}(x) = \sum_{d=1}^{d_{\text{e,ldm}}+d_{\text{e,ldpe}}} P_{\text{VNDD}}x^{d-1}$$ (39)

$$D_{\text{PND}}(x) = \sum_{d=1}^{d_{\text{e,ldpe}}} P_{\text{PND}}x^{d-1}$$ (40)

as the degree distribution polynomials of IND, CNDD, VNDD and PND, respectively, where $P_{\text{IND}}$, $P_{\text{CNDD}}$, $P_{\text{VNDD}}$ and $P_{\text{PND}}$ represent the fractions of all edges connected to the corresponding nodes. According to Fig.2 (b), we assume that each intrinsic-interference node is determined by four neighboring time-frequency positions around the signal of interest, hence $d_{\text{i,ldwm}} = 4$. Nevertheless, other degrees can be varied.

In EXIT charts, to obtain a low bit error rate (BER) as possible, EXIT curves have to intersect at $(I_A, I_E) = (1, 1)$ point [29][30]. The JSG in TABLE III is a regular graph without any optimization. As revealed by [29] and [30], a better code will generate an EXIT chart that has a higher intersection point closing to the $(1, 1)$ point. Therefore, the construction strategy is to adjust the EXIT charts in order to approach the $(1, 1)$ point while keeping the tunnel open. Based on Fig. 5, chip nodes utilize LLRs from FBMC demodulator, IND and VNDD, while parity-check nodes only utilizes LLR from VNDD without direct FBMC information, hence parity-check nodes reduce AMI of CNDD&PND. Once the ratio of the edges connected to parity-check nodes is decreased slightly, the curve of CNDD&PND should be higher, consequently the optimized shape will generate a near-capacity JSG. More importantly, the EXIT charts can be intersected more closely to the $(1, 1)$ point and a better performance can be achieved. According to the discussion, TABLE IV presents different degree distributions. It can be seen that $\text{Deg}_a$ is a regular JSG which is shown in TABLE III, while others are irregular JSG. Obviously, comparing with $\text{Deg}_a$, $\text{Deg}_c$ and $\text{Deg}_d$ mildly reduce the degree of parity-check nodes, and the polynomials of variable nodes and chip nodes are adjusted correspondingly. By contrast, $\text{Deg}_b$ raises the edge proportion of parity-check nodes.

Fig.7 depicts EXIT charts for different degree distributions at $E_b/N_0 = 12$ dB. In TABLE IV, $\text{Deg}_c$ and $\text{Deg}_d$ slightly decrease the weight of the parity-check nodes, as a result, their AMI between the symbols and the extrinsic information of CNDD&PND both lift up in Fig.7. In addition, their intersection points become higher, meaning that a lower BER can be obtained. On the contrary, $\text{Deg}_b$ increases the weight of parity-check nodes, and its AMI as well as intersection point both sink. Therefore, a lower density of PND in general results in a scheme that is more robust to interference on the joint sparse graph. It is noteworthy that although the PND weight of $\text{Deg}_d$ is less than that of $\text{Deg}_c$, but the intersection point of $\text{Deg}_d$ is lower than that of $\text{Deg}_c$, indicating $\text{Deg}_c$ outperforms $\text{Deg}_d$. This is related to the function of PND, i.e., performing parity-check for error correction. As explained above, it is necessary to design the degree distributions carefully and strike a balance between the optimization processing and the original function of the parity-check node. This ensures efficient operations of belief propagation executed at the JSG-IOTA receiver. For the joint sparse graph, $\text{Deg}_b$ is a preferable choice since it has the highest intersection point among these schemes.

B. Short Cycle

Based on graph theory, the edge number of the shortest cycle in a graph is referred to as the girth. Avoiding short
cycles is important, since a short cycle may reduce the efficiency of message passing due to self-propagated information transmitting to the same node in limited iterations [31]. The EXIT charts shown in Fig.7 do not take account of cycles, and their girths are four.

Fig. 8 illustrates the EXIT charts for girths of four, six and eight in JSG at $E_b/N_0 = 12$ dB. $\text{Deg}_6$ is chosen as the degree distribution. In the case of girth = 8, the degree distributions have to be adjusted slightly, i.e., $\text{Deg}'_6; D_{\text{IND}}(x) = x^3, D_{\text{CNDD}}(x) = 0.07x^6 + 0.86x^5 + 0.07x^8, D_{\text{VND}}(x) = 0.31x^3 + 0.69x^4$ and $D_{\text{PND}}(x) = 0.62x^4 - 0.38x^5$. We can see that the curves of girth = 4 and girth = 6 almost overlap, while that of girth = 8 is higher than other two scenarios. Therefore, our advice is to eliminate cycles with length of four and six while designing a JSG.

C. Maximum Achievable Throughput

In order to show the theoretical threshold of JSG, we study the capacity of maximum achievable throughput. [29] and [30] have pointed out that the maximum achievable throughput in an iterative system can be expressed by the area under the EXIT curve of the inner code. In JSG, we define the area under the EXIT curve of CNDD&PND as $A$, and the capacity at a $E_b/N_0$ is written as $A(E_b/N_0)$. For comparisons, 3 scenarios of JSG-IOTA with different degree distributions and girths are presented in TABLE V, and their maximum throughputs are quantified in Fig. 9. It can be seen that, as expected, JSG-IOTA scenario $- 3$ owns the highest capacity in these scenarios. Compared to the maximum achievable throughput of scenario $- 3$, there are respective degradations for that of scenario $- 1$ and scenario $- 2$. Hence, due to the optimized degree distribution and the large girth, scenario $- 3$ is the preferable scenario for JSG-IOTA, which will be further verified by performance simulations.

In addition, to quantify the gain achieved by exploiting the information of the FBMC-IOTA intrinsic interference, we investigate the capacity of JSG-IOTA scenario $- 3$ excluding the low density weight matrix of the intrinsic interference, which is referred to as JSG-IOTA scenario $- 3$ without LDWM in Fig. 9. It can be seen that, compared with JSG-IOTA scenario $- 3$, there is a loss of about 0.5 dB in the medium to high SNR region in JSG-IOTA scenario $- 3$ without LDWM. Therefore, the capacity of the joint sparse graph is decreased when the low density weight matrix of the intrinsic interference is not utilized. In other words, by performing MPA on LDWM, the intrinsic interference utilization can bring additional gain.

Furthermore, to find the rule to determine the number of nonzero elements in LDWM, we analyse the capacity of JSG-IOTA scenario $- 3$ having different nonzero elements in the low density weight matrix of the intrinsic interference, which are referred to as JSG-IOTA scenario $- 3$ with 8/12/16 nonzero elements in LDWM. The capacity of the joint sparse graph is decreased when the low density weight matrix of the intrinsic interference is not utilized. In other words, by performing MPA on LDWM, the intrinsic interference utilization can bring additional gain.

TABLE V

<table>
<thead>
<tr>
<th>Scenario</th>
<th>Degree distribution</th>
<th>Girth</th>
</tr>
</thead>
<tbody>
<tr>
<td>scenario $- 1$</td>
<td>$\text{Deg}_6$</td>
<td>6</td>
</tr>
<tr>
<td>scenario $- 2$</td>
<td>$\text{Deg}_6$</td>
<td>4</td>
</tr>
<tr>
<td>scenario $- 3$</td>
<td>$\text{Deg}_6$</td>
<td>8</td>
</tr>
</tbody>
</table>

Fig. 9. Maximum effective throughput of the joint sparse graph

![EXIT chart for different schemes](image)

![Fig. 8. EXIT chart for different schemes](image)
compared with 4 (or 12) nonzero elements in LDWM, there is only a marginal gain when 8 (or 16) nonzero elements in LDWM are selected. However, there is obvious gap between the curves of 8 nonzero elements and 12 nonzero elements in LDWM.

3) Considering the fact that computational complexity of intrinsic interference utilization increases exponentially with the number of nonzero elements in LDWM, JSG-IOTA scenario $-3$ (with 4 nonzero elements in LDWM) strikes the best balance between performance and complexity. Although JSG-IOTA scenario $-3$ with 16 nonzero elements in LDWM has the highest capacity, its computational complexity is very high.

VI. PERFORMANCE EVALUATION

In this section, we compare JSG-IOTA with state-of-the-art techniques including OFDM, IOTA, LDS-OFDM, LDS-IOTA and turbo structured LDS-IOTA, where OFDM and IOTA represent conventional systems without LDS structure. The performances are evaluated over multipath fading channel, and the simulation parameters are presented in Table III. For fair comparisons, a half rate LDPC code constructed by the method of [32], is utilized by all the candidates. For OFDM-based systems (including OFDM and LDS-OFDM), we use QPSK modulation, and the length of CP is 16. For IOTA-based systems (including IOTA, LDS-IOTA, turbo structured LDS-IOTA and JSG-IOTA), we use OQPSK modulation, and the number of filter taps for each subcarrier is 5. For LDS-based systems (including LDS-OFDM and LDS-IOTA), the low density signature is constructed through EXIT charts [5]. For turbo structured LDS-IOTA, we use eight outer-inner iteration, where the turbo receiver is optimized through EXIT charts [6]. The maximum iteration number is eight for LDS-OFDM, LDS-IOTA and JSG-IOTA.

A. BER Performance

The performance of 200% loaded candidates is illustrated in Fig.10. It can be seen that LDS-OFDM and LDS-IOTA significantly outperform OFDM and IOTA, respectively. This is due to the LDS structure which can effectively eliminate the MUI and exploit the frequency diversity under overloaded conditions. Meanwhile, IOTA and LDS-IOTA respectively yield slight gain over OFDM and LDS-OFDM. Hence, compared with OFDM systems, IOTA-based systems achieve improved power efficiency (better BER performance) and spectral efficiency due to the elimination of CP. The performance advantage of IOTA will be even greater if we also consider the fact that IOTA-based systems have much lower out-of-band power radiation than OFDM systems, thus smaller guard-band is needed, leading to reduced overhead. Among all the IOTA-based systems, the BER of LDS-IOTA is higher than that of turbo structured LDS-IOTA and JSG-IOTA. Because of the inherent advantage of JSG and the effective intrinsic interference utilization, all of JSG-IOTA scenarios achieve superior performance over other systems. Due to the optimal degree distribution ($\text{Deg}'$) and the long cycle (girth = 8) which are optimized by EXIT charts, JSG-IOTA scenario $-3$ respectively outperforms other candidates at BER of $10^{-6}$ as follows: 0.3 dB over JSG-IOTA scenario $-1$, 0.7 dB over JSG-IOTA scenario $-2$, 1.3 dB over turbo structured LDS-IOTA, 1.5 dB over LDS-IOTA, and 1.9 dB over LDS-OFDM. Moreover, JSG-IOTA scenario $-3$ without LDWM is simulated and shown a worse performance than that of JSG-IOTA scenario $-3$ (about 0.5 dB degradation at BER of $10^{-6}$), verifying the effect of the intrinsic interference utilization. Furthermore, JSG-IOTA scenario $-3$ with different number of nonzero elements are evaluated, where JSG-IOTA scenario $-3$ with 16 nonzero elements in LDWM has the best performance, the BER curves of 4 (or 12) and 8 (or 16) nonzero elements in LDWM almost overlap. These results concur with EXIT charts analysis presented in Section V.

![Fig. 10. Performance of different systems with 200% loading](image)

300% loaded systems are simulated and presented in Fig.11. Similarly to the 200% loaded case, all of JSG-IOTA scenarios...
still attain lower BER than other candidates. Compared with LDS-OFDM, LDS-IOTA and turbo structured LDS-IOTA, JSG-IOTA scenario $-3$ obtains $1.3 - 1.9$ dB gain in the medium to high SNR region. As predicted by EXIT charts analysis, JSG-IOTA scenario $-3$ achieves a lower BER than that of JSG-IOTA scenario $-3$ without LDWM, and the performance of JSG-IOTA scenario $-3$ can be improved when the number of nonzero elements in LDWM increases.

![Fig. 11. Performance of different systems with 300% loading](image)

**B. Convergence Property**

The convergence property of 200% loaded LDS-IOTA and JSG-IOTA scenario $-1$ at $E_b/N_0 = 12$ dB is shown in Fig.12, where one can see BER of the two candidates in every iteration. At the first iteration, the performance of LDS-IOTA is almost identical to that of JSG-IOTA. However, as the iterative process proceeds, BER of JSG-IOTA drops much faster than that of LDS-IOTA. After five iterations, the performance of JSG-IOTA becomes saturated, whereas LDS-IOTA needs seven iterations to reach its lowest BER. Such results concur with the trajectory prediction of the EXIT charts plotted in Fig. 6. Hence, the convergence property verifies the effectiveness of the EXIT charts.

![Fig. 12. Performance on different iterations at $E_b/N_0 = 12$ dB](image)

**C. Different Users’ BER**

In Fig.13, we show the BER of the worst and best users in LDS-IOTA and JSG-IOTA scenario $-3$ with 200% loading. We can see that some users’ BER is lower than that of others, and in the low SNR region the BER degradation is less than that of high SNR region. It is related to the fact of observing the signal constellation at chip level and the primary factor of noise in the low SNR region. Thus the joint sparse graph does not give equal multiuser efficiency or in other words it does not result in the same performance for all the users. But the performance gap between the best user and the worst user in JSG-IOTA is slightly narrower than that of LDS-IOTA. More explicitly, when the joint sparse graph is applied, the variation of users performance can be reduced, meaning that a fairer and a more uniform user experience can be achieved.

![Fig. 13. Performance of different users](image)

**D. Dynamic Subcarrier Allocation**

In JSG-IOTA system, the generated chips at the output of the LDS spreader are mapped to the subcarriers of the employed IOTA signal. In the simulations we have carried out so far, we assume that a static subcarrier allocation is employed, i.e., at transmitters, individual subcarriers are allocated to users for transmission without the knowledge of channel state information. However, to maximize the sum-rate with fairness consideration for JSG-IOTA, it is necessary to investigate dynamic subcarrier allocations. In other words, transmitters periodically estimate the uplink channel states of all subcarriers for each user. Based on the obtained channel state information (CSI), transmitters assign the subcarriers and power to each user through a reliable signaling channel. Fig.14 shows the effect of the subcarrier allocation in 200% loaded JSG-IOTA scenario $-3$, where the dynamic scheme allocates subcarriers to the user who has the largest channel gain [33]. As revealed by the figure, the dynamic subcarrier allocation improves the performance significantly. Compared to the static subcarrier allocation, there is about 2-3 dB gain.
there is a performance loss if LDWM is excluded, meaning that the intrinsic interference utilization is also effective for FBMC systems with the PHYDYAS filter.

VII. CONCLUSION

A joint sparse graph combing pulse shaping property (LDWM of FBMC), NOMA (LDS) and channel coding (LDPC) was proposed. Differing from single graph techniques, in the JSG-IOTA receiver, multiuser detection, intrinsic interference utilization and channel decoding are jointly conducted on JSG. By employing EXIT charts to analyse the JSG-IOTA receiver in details, the construction guidelines and the threshold of the JSG were revealed. Simulations illustrate that the JSG-IOTA scenario−3 can obtain the best performance, which is related to the careful design of JSG and the intrinsic interference utilization. CSI has been considered by the dynamic subcarrier allocation, and the performance of the system varies significantly. In future work, the channel effects will be considered in the filter type selection when designing JSG [22][34]. Although JSG can improve the performance, its structure is complicated and the computational complexity is high, how to design a more compact graph without information loss is a challenging topic to be explored in our future work. In addition, the joint sparse graph can be extended to MIMO scenario with beamforming and cosine-modulated multi-toned (CMT) systems.

REFERENCES